1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
use crate::dff::DFF;
use crate::fifo_expander_n::WordOrder;
use rust_hdl_core::prelude::*;
#[derive(LogicBlock)]
pub struct FIFOReducerN<const DW: usize, const DN: usize> {
pub data_in: Signal<In, Bits<DW>>,
pub read: Signal<Out, Bit>,
pub empty: Signal<In, Bit>,
pub data_out: Signal<Out, Bits<DN>>,
pub write: Signal<Out, Bit>,
pub full: Signal<In, Bit>,
pub clock: Signal<In, Clock>,
load_count: DFF<Bits<8>>,
data_available: Signal<Local, Bit>,
will_write: Signal<Local, Bit>,
will_consume: Signal<Local, Bit>,
data_store: DFF<Bits<DW>>,
msw_first: Constant<Bit>,
ratio: Constant<Bits<8>>,
offset: Constant<Bits<DW>>,
select: Constant<Bits<DW>>,
}
impl<const DW: usize, const DN: usize> Logic for FIFOReducerN<DW, DN> {
#[hdl_gen]
fn update(&mut self) {
self.load_count.clk.next = self.clock.val();
self.load_count.d.next = self.load_count.q.val();
self.data_store.clk.next = self.clock.val();
self.data_store.d.next = self.data_store.q.val();
self.data_available.next = self.load_count.q.val().any() | !self.empty.val();
self.will_write.next = self.data_available.val() & !self.full.val();
self.will_consume.next =
!self.load_count.q.val().any() & !self.empty.val() & self.will_write.val();
if self.load_count.q.val().any() {
self.data_out.next = self
.data_store
.q
.val()
.get_bits::<DN>(self.select.val().into())
} else {
self.data_out.next = self.data_in.val().get_bits::<DN>(self.select.val().into());
}
if self.will_write.val() {
if !self.msw_first.val() {
self.data_store.d.next = self.data_store.q.val() >> self.offset.val();
} else {
self.data_store.d.next = self.data_store.q.val() << self.offset.val();
}
if self.load_count.q.val().any() {
self.load_count.d.next = self.load_count.q.val() - 1_u32;
}
}
if self.will_consume.val() {
if !self.msw_first.val() {
self.data_store.d.next = self.data_in.val() >> self.offset.val();
} else {
self.data_store.d.next = self.data_in.val() << self.offset.val();
}
self.load_count.d.next = self.ratio.val();
}
self.write.next = self.will_write.val();
self.read.next = self.will_consume.val();
}
}
impl<const DW: usize, const DN: usize> FIFOReducerN<DW, DN> {
pub fn new(order: WordOrder) -> Self {
assert_eq!(DW % DN, 0);
let msw_first = match order {
WordOrder::LeastSignificantFirst => false,
WordOrder::MostSignificantFirst => true,
};
Self {
data_in: Default::default(),
read: Default::default(),
empty: Default::default(),
data_out: Default::default(),
write: Default::default(),
full: Default::default(),
clock: Default::default(),
load_count: Default::default(),
data_available: Default::default(),
will_write: Default::default(),
will_consume: Default::default(),
data_store: Default::default(),
msw_first: Constant::new(msw_first),
ratio: Constant::new((DW / DN - 1).into()),
offset: Constant::new(DN.into()),
select: if !msw_first {
Constant::new(0_u32.into())
} else {
Constant::new((DW - DN).into())
},
}
}
}
#[test]
fn fifo_reducern_is_synthesizable() {
use rust_hdl_yosys_synth::TopWrap;
let mut dev = TopWrap::new(FIFOReducerN::<32, 4>::new(WordOrder::MostSignificantFirst));
dev.uut.empty.connect();
dev.uut.full.connect();
dev.uut.data_in.connect();
dev.uut.clock.connect();
dev.connect_all();
rust_hdl_yosys_synth::yosys_validate("fifo_reducern", &generate_verilog(&dev)).unwrap();
println!("{}", generate_verilog(&dev));
}