1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
#[doc = "Register `PI_REG_44` reader"]
pub type R = crate::R<PiReg44Spec>;
#[doc = "Register `PI_REG_44` writer"]
pub type W = crate::W<PiReg44Spec>;
#[doc = "Field `PI_ADDITIVE_LAT_F1` reader - Indicates DRAM additive latency value in cycles. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
pub type PiAdditiveLatF1R = crate::FieldReader;
#[doc = "Field `PI_ADDITIVE_LAT_F1` writer - Indicates DRAM additive latency value in cycles. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
pub type PiAdditiveLatF1W<'a, REG> = crate::FieldWriter<'a, REG, 6>;
#[doc = "Field `PI_CASLAT_LIN_F1` reader - Sets latency from read command send to data receive from/to controller. Bit0 is half-cycle increment and the upper bits define memory CAS latency for the controller. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
pub type PiCaslatLinF1R = crate::FieldReader;
#[doc = "Field `PI_CASLAT_LIN_F1` writer - Sets latency from read command send to data receive from/to controller. Bit0 is half-cycle increment and the upper bits define memory CAS latency for the controller. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
pub type PiCaslatLinF1W<'a, REG> = crate::FieldWriter<'a, REG, 7>;
#[doc = "Field `PI_WRLAT_F2` reader - Indicates DRAM WRLAT value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
pub type PiWrlatF2R = crate::FieldReader;
#[doc = "Field `PI_WRLAT_F2` writer - Indicates DRAM WRLAT value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
pub type PiWrlatF2W<'a, REG> = crate::FieldWriter<'a, REG, 5>;
#[doc = "Field `PI_ADDITIVE_LAT_F2` reader - Indicates DRAM additive latency value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
pub type PiAdditiveLatF2R = crate::FieldReader;
#[doc = "Field `PI_ADDITIVE_LAT_F2` writer - Indicates DRAM additive latency value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
pub type PiAdditiveLatF2W<'a, REG> = crate::FieldWriter<'a, REG, 6>;
impl R {
    #[doc = "Bits 0:5 - Indicates DRAM additive latency value in cycles. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    pub fn pi_additive_lat_f1(&self) -> PiAdditiveLatF1R {
        PiAdditiveLatF1R::new((self.bits & 0x3f) as u8)
    }
    #[doc = "Bits 8:14 - Sets latency from read command send to data receive from/to controller. Bit0 is half-cycle increment and the upper bits define memory CAS latency for the controller. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    pub fn pi_caslat_lin_f1(&self) -> PiCaslatLinF1R {
        PiCaslatLinF1R::new(((self.bits >> 8) & 0x7f) as u8)
    }
    #[doc = "Bits 16:20 - Indicates DRAM WRLAT value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    pub fn pi_wrlat_f2(&self) -> PiWrlatF2R {
        PiWrlatF2R::new(((self.bits >> 16) & 0x1f) as u8)
    }
    #[doc = "Bits 24:29 - Indicates DRAM additive latency value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    pub fn pi_additive_lat_f2(&self) -> PiAdditiveLatF2R {
        PiAdditiveLatF2R::new(((self.bits >> 24) & 0x3f) as u8)
    }
}
impl W {
    #[doc = "Bits 0:5 - Indicates DRAM additive latency value in cycles. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    #[must_use]
    pub fn pi_additive_lat_f1(&mut self) -> PiAdditiveLatF1W<PiReg44Spec> {
        PiAdditiveLatF1W::new(self, 0)
    }
    #[doc = "Bits 8:14 - Sets latency from read command send to data receive from/to controller. Bit0 is half-cycle increment and the upper bits define memory CAS latency for the controller. The suffix \"_f1\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    #[must_use]
    pub fn pi_caslat_lin_f1(&mut self) -> PiCaslatLinF1W<PiReg44Spec> {
        PiCaslatLinF1W::new(self, 8)
    }
    #[doc = "Bits 16:20 - Indicates DRAM WRLAT value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    #[must_use]
    pub fn pi_wrlat_f2(&mut self) -> PiWrlatF2W<PiReg44Spec> {
        PiWrlatF2W::new(self, 16)
    }
    #[doc = "Bits 24:29 - Indicates DRAM additive latency value in cycles. The suffix \"_f2\" of the parameter name is omitted when in non-DFS mode."]
    #[inline(always)]
    #[must_use]
    pub fn pi_additive_lat_f2(&mut self) -> PiAdditiveLatF2W<PiReg44Spec> {
        PiAdditiveLatF2W::new(self, 24)
    }
}
#[doc = "DDR PHY Independent Register 44\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`pi_reg_44::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`pi_reg_44::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct PiReg44Spec;
impl crate::RegisterSpec for PiReg44Spec {
    type Ux = u32;
}
#[doc = "`read()` method returns [`pi_reg_44::R`](R) reader structure"]
impl crate::Readable for PiReg44Spec {}
#[doc = "`write(|w| ..)` method takes [`pi_reg_44::W`](W) writer structure"]
impl crate::Writable for PiReg44Spec {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets PI_REG_44 to value 0"]
impl crate::Resettable for PiReg44Spec {
    const RESET_VALUE: u32 = 0;
}