ra6e1/sysc/
dpsiegr0.rs

1#[doc = "Register `DPSIEGR0` reader"]
2pub struct R(crate::R<DPSIEGR0_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<DPSIEGR0_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<DPSIEGR0_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<DPSIEGR0_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `DPSIEGR0` writer"]
17pub struct W(crate::W<DPSIEGR0_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<DPSIEGR0_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<DPSIEGR0_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<DPSIEGR0_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `DIRQ0EG` reader - IRQ0-DS Pin Edge Select"]
38pub type DIRQ0EG_R = crate::BitReader<DIRQ0EG_A>;
39#[doc = "IRQ0-DS Pin Edge Select\n\nValue on reset: 0"]
40#[derive(Clone, Copy, Debug, PartialEq, Eq)]
41pub enum DIRQ0EG_A {
42    #[doc = "0: A cancel request is generated at a falling edge"]
43    _0 = 0,
44    #[doc = "1: A cancel request is generated at a rising edge"]
45    _1 = 1,
46}
47impl From<DIRQ0EG_A> for bool {
48    #[inline(always)]
49    fn from(variant: DIRQ0EG_A) -> Self {
50        variant as u8 != 0
51    }
52}
53impl DIRQ0EG_R {
54    #[doc = "Get enumerated values variant"]
55    #[inline(always)]
56    pub fn variant(&self) -> DIRQ0EG_A {
57        match self.bits {
58            false => DIRQ0EG_A::_0,
59            true => DIRQ0EG_A::_1,
60        }
61    }
62    #[doc = "Checks if the value of the field is `_0`"]
63    #[inline(always)]
64    pub fn is_0(&self) -> bool {
65        *self == DIRQ0EG_A::_0
66    }
67    #[doc = "Checks if the value of the field is `_1`"]
68    #[inline(always)]
69    pub fn is_1(&self) -> bool {
70        *self == DIRQ0EG_A::_1
71    }
72}
73#[doc = "Field `DIRQ0EG` writer - IRQ0-DS Pin Edge Select"]
74pub type DIRQ0EG_W<'a, const O: u8> = crate::BitWriter<'a, u8, DPSIEGR0_SPEC, DIRQ0EG_A, O>;
75impl<'a, const O: u8> DIRQ0EG_W<'a, O> {
76    #[doc = "A cancel request is generated at a falling edge"]
77    #[inline(always)]
78    pub fn _0(self) -> &'a mut W {
79        self.variant(DIRQ0EG_A::_0)
80    }
81    #[doc = "A cancel request is generated at a rising edge"]
82    #[inline(always)]
83    pub fn _1(self) -> &'a mut W {
84        self.variant(DIRQ0EG_A::_1)
85    }
86}
87#[doc = "Field `DIRQ1EG` reader - IRQ1-DS Pin Edge Select"]
88pub type DIRQ1EG_R = crate::BitReader<DIRQ1EG_A>;
89#[doc = "IRQ1-DS Pin Edge Select\n\nValue on reset: 0"]
90#[derive(Clone, Copy, Debug, PartialEq, Eq)]
91pub enum DIRQ1EG_A {
92    #[doc = "0: A cancel request is generated at a falling edge"]
93    _0 = 0,
94    #[doc = "1: A cancel request is generated at a rising edge"]
95    _1 = 1,
96}
97impl From<DIRQ1EG_A> for bool {
98    #[inline(always)]
99    fn from(variant: DIRQ1EG_A) -> Self {
100        variant as u8 != 0
101    }
102}
103impl DIRQ1EG_R {
104    #[doc = "Get enumerated values variant"]
105    #[inline(always)]
106    pub fn variant(&self) -> DIRQ1EG_A {
107        match self.bits {
108            false => DIRQ1EG_A::_0,
109            true => DIRQ1EG_A::_1,
110        }
111    }
112    #[doc = "Checks if the value of the field is `_0`"]
113    #[inline(always)]
114    pub fn is_0(&self) -> bool {
115        *self == DIRQ1EG_A::_0
116    }
117    #[doc = "Checks if the value of the field is `_1`"]
118    #[inline(always)]
119    pub fn is_1(&self) -> bool {
120        *self == DIRQ1EG_A::_1
121    }
122}
123#[doc = "Field `DIRQ1EG` writer - IRQ1-DS Pin Edge Select"]
124pub type DIRQ1EG_W<'a, const O: u8> = crate::BitWriter<'a, u8, DPSIEGR0_SPEC, DIRQ1EG_A, O>;
125impl<'a, const O: u8> DIRQ1EG_W<'a, O> {
126    #[doc = "A cancel request is generated at a falling edge"]
127    #[inline(always)]
128    pub fn _0(self) -> &'a mut W {
129        self.variant(DIRQ1EG_A::_0)
130    }
131    #[doc = "A cancel request is generated at a rising edge"]
132    #[inline(always)]
133    pub fn _1(self) -> &'a mut W {
134        self.variant(DIRQ1EG_A::_1)
135    }
136}
137#[doc = "Field `DIRQ4EG` reader - IRQ4-DS Pin Edge Select"]
138pub type DIRQ4EG_R = crate::BitReader<DIRQ4EG_A>;
139#[doc = "IRQ4-DS Pin Edge Select\n\nValue on reset: 0"]
140#[derive(Clone, Copy, Debug, PartialEq, Eq)]
141pub enum DIRQ4EG_A {
142    #[doc = "0: A cancel request is generated at a falling edge"]
143    _0 = 0,
144    #[doc = "1: A cancel request is generated at a rising edge"]
145    _1 = 1,
146}
147impl From<DIRQ4EG_A> for bool {
148    #[inline(always)]
149    fn from(variant: DIRQ4EG_A) -> Self {
150        variant as u8 != 0
151    }
152}
153impl DIRQ4EG_R {
154    #[doc = "Get enumerated values variant"]
155    #[inline(always)]
156    pub fn variant(&self) -> DIRQ4EG_A {
157        match self.bits {
158            false => DIRQ4EG_A::_0,
159            true => DIRQ4EG_A::_1,
160        }
161    }
162    #[doc = "Checks if the value of the field is `_0`"]
163    #[inline(always)]
164    pub fn is_0(&self) -> bool {
165        *self == DIRQ4EG_A::_0
166    }
167    #[doc = "Checks if the value of the field is `_1`"]
168    #[inline(always)]
169    pub fn is_1(&self) -> bool {
170        *self == DIRQ4EG_A::_1
171    }
172}
173#[doc = "Field `DIRQ4EG` writer - IRQ4-DS Pin Edge Select"]
174pub type DIRQ4EG_W<'a, const O: u8> = crate::BitWriter<'a, u8, DPSIEGR0_SPEC, DIRQ4EG_A, O>;
175impl<'a, const O: u8> DIRQ4EG_W<'a, O> {
176    #[doc = "A cancel request is generated at a falling edge"]
177    #[inline(always)]
178    pub fn _0(self) -> &'a mut W {
179        self.variant(DIRQ4EG_A::_0)
180    }
181    #[doc = "A cancel request is generated at a rising edge"]
182    #[inline(always)]
183    pub fn _1(self) -> &'a mut W {
184        self.variant(DIRQ4EG_A::_1)
185    }
186}
187#[doc = "Field `DIRQ5EG` reader - IRQ5-DS Pin Edge Select"]
188pub type DIRQ5EG_R = crate::BitReader<DIRQ5EG_A>;
189#[doc = "IRQ5-DS Pin Edge Select\n\nValue on reset: 0"]
190#[derive(Clone, Copy, Debug, PartialEq, Eq)]
191pub enum DIRQ5EG_A {
192    #[doc = "0: A cancel request is generated at a falling edge"]
193    _0 = 0,
194    #[doc = "1: A cancel request is generated at a rising edge"]
195    _1 = 1,
196}
197impl From<DIRQ5EG_A> for bool {
198    #[inline(always)]
199    fn from(variant: DIRQ5EG_A) -> Self {
200        variant as u8 != 0
201    }
202}
203impl DIRQ5EG_R {
204    #[doc = "Get enumerated values variant"]
205    #[inline(always)]
206    pub fn variant(&self) -> DIRQ5EG_A {
207        match self.bits {
208            false => DIRQ5EG_A::_0,
209            true => DIRQ5EG_A::_1,
210        }
211    }
212    #[doc = "Checks if the value of the field is `_0`"]
213    #[inline(always)]
214    pub fn is_0(&self) -> bool {
215        *self == DIRQ5EG_A::_0
216    }
217    #[doc = "Checks if the value of the field is `_1`"]
218    #[inline(always)]
219    pub fn is_1(&self) -> bool {
220        *self == DIRQ5EG_A::_1
221    }
222}
223#[doc = "Field `DIRQ5EG` writer - IRQ5-DS Pin Edge Select"]
224pub type DIRQ5EG_W<'a, const O: u8> = crate::BitWriter<'a, u8, DPSIEGR0_SPEC, DIRQ5EG_A, O>;
225impl<'a, const O: u8> DIRQ5EG_W<'a, O> {
226    #[doc = "A cancel request is generated at a falling edge"]
227    #[inline(always)]
228    pub fn _0(self) -> &'a mut W {
229        self.variant(DIRQ5EG_A::_0)
230    }
231    #[doc = "A cancel request is generated at a rising edge"]
232    #[inline(always)]
233    pub fn _1(self) -> &'a mut W {
234        self.variant(DIRQ5EG_A::_1)
235    }
236}
237#[doc = "Field `DIRQ6EG` reader - IRQ6-DS Pin Edge Select"]
238pub type DIRQ6EG_R = crate::BitReader<DIRQ6EG_A>;
239#[doc = "IRQ6-DS Pin Edge Select\n\nValue on reset: 0"]
240#[derive(Clone, Copy, Debug, PartialEq, Eq)]
241pub enum DIRQ6EG_A {
242    #[doc = "0: A cancel request is generated at a falling edge"]
243    _0 = 0,
244    #[doc = "1: A cancel request is generated at a rising edge"]
245    _1 = 1,
246}
247impl From<DIRQ6EG_A> for bool {
248    #[inline(always)]
249    fn from(variant: DIRQ6EG_A) -> Self {
250        variant as u8 != 0
251    }
252}
253impl DIRQ6EG_R {
254    #[doc = "Get enumerated values variant"]
255    #[inline(always)]
256    pub fn variant(&self) -> DIRQ6EG_A {
257        match self.bits {
258            false => DIRQ6EG_A::_0,
259            true => DIRQ6EG_A::_1,
260        }
261    }
262    #[doc = "Checks if the value of the field is `_0`"]
263    #[inline(always)]
264    pub fn is_0(&self) -> bool {
265        *self == DIRQ6EG_A::_0
266    }
267    #[doc = "Checks if the value of the field is `_1`"]
268    #[inline(always)]
269    pub fn is_1(&self) -> bool {
270        *self == DIRQ6EG_A::_1
271    }
272}
273#[doc = "Field `DIRQ6EG` writer - IRQ6-DS Pin Edge Select"]
274pub type DIRQ6EG_W<'a, const O: u8> = crate::BitWriter<'a, u8, DPSIEGR0_SPEC, DIRQ6EG_A, O>;
275impl<'a, const O: u8> DIRQ6EG_W<'a, O> {
276    #[doc = "A cancel request is generated at a falling edge"]
277    #[inline(always)]
278    pub fn _0(self) -> &'a mut W {
279        self.variant(DIRQ6EG_A::_0)
280    }
281    #[doc = "A cancel request is generated at a rising edge"]
282    #[inline(always)]
283    pub fn _1(self) -> &'a mut W {
284        self.variant(DIRQ6EG_A::_1)
285    }
286}
287#[doc = "Field `DIRQ7EG` reader - IRQ7-DS Pin Edge Select"]
288pub type DIRQ7EG_R = crate::BitReader<DIRQ7EG_A>;
289#[doc = "IRQ7-DS Pin Edge Select\n\nValue on reset: 0"]
290#[derive(Clone, Copy, Debug, PartialEq, Eq)]
291pub enum DIRQ7EG_A {
292    #[doc = "0: A cancel request is generated at a falling edge"]
293    _0 = 0,
294    #[doc = "1: A cancel request is generated at a rising edge"]
295    _1 = 1,
296}
297impl From<DIRQ7EG_A> for bool {
298    #[inline(always)]
299    fn from(variant: DIRQ7EG_A) -> Self {
300        variant as u8 != 0
301    }
302}
303impl DIRQ7EG_R {
304    #[doc = "Get enumerated values variant"]
305    #[inline(always)]
306    pub fn variant(&self) -> DIRQ7EG_A {
307        match self.bits {
308            false => DIRQ7EG_A::_0,
309            true => DIRQ7EG_A::_1,
310        }
311    }
312    #[doc = "Checks if the value of the field is `_0`"]
313    #[inline(always)]
314    pub fn is_0(&self) -> bool {
315        *self == DIRQ7EG_A::_0
316    }
317    #[doc = "Checks if the value of the field is `_1`"]
318    #[inline(always)]
319    pub fn is_1(&self) -> bool {
320        *self == DIRQ7EG_A::_1
321    }
322}
323#[doc = "Field `DIRQ7EG` writer - IRQ7-DS Pin Edge Select"]
324pub type DIRQ7EG_W<'a, const O: u8> = crate::BitWriter<'a, u8, DPSIEGR0_SPEC, DIRQ7EG_A, O>;
325impl<'a, const O: u8> DIRQ7EG_W<'a, O> {
326    #[doc = "A cancel request is generated at a falling edge"]
327    #[inline(always)]
328    pub fn _0(self) -> &'a mut W {
329        self.variant(DIRQ7EG_A::_0)
330    }
331    #[doc = "A cancel request is generated at a rising edge"]
332    #[inline(always)]
333    pub fn _1(self) -> &'a mut W {
334        self.variant(DIRQ7EG_A::_1)
335    }
336}
337impl R {
338    #[doc = "Bit 0 - IRQ0-DS Pin Edge Select"]
339    #[inline(always)]
340    pub fn dirq0eg(&self) -> DIRQ0EG_R {
341        DIRQ0EG_R::new((self.bits & 1) != 0)
342    }
343    #[doc = "Bit 1 - IRQ1-DS Pin Edge Select"]
344    #[inline(always)]
345    pub fn dirq1eg(&self) -> DIRQ1EG_R {
346        DIRQ1EG_R::new(((self.bits >> 1) & 1) != 0)
347    }
348    #[doc = "Bit 4 - IRQ4-DS Pin Edge Select"]
349    #[inline(always)]
350    pub fn dirq4eg(&self) -> DIRQ4EG_R {
351        DIRQ4EG_R::new(((self.bits >> 4) & 1) != 0)
352    }
353    #[doc = "Bit 5 - IRQ5-DS Pin Edge Select"]
354    #[inline(always)]
355    pub fn dirq5eg(&self) -> DIRQ5EG_R {
356        DIRQ5EG_R::new(((self.bits >> 5) & 1) != 0)
357    }
358    #[doc = "Bit 6 - IRQ6-DS Pin Edge Select"]
359    #[inline(always)]
360    pub fn dirq6eg(&self) -> DIRQ6EG_R {
361        DIRQ6EG_R::new(((self.bits >> 6) & 1) != 0)
362    }
363    #[doc = "Bit 7 - IRQ7-DS Pin Edge Select"]
364    #[inline(always)]
365    pub fn dirq7eg(&self) -> DIRQ7EG_R {
366        DIRQ7EG_R::new(((self.bits >> 7) & 1) != 0)
367    }
368}
369impl W {
370    #[doc = "Bit 0 - IRQ0-DS Pin Edge Select"]
371    #[inline(always)]
372    #[must_use]
373    pub fn dirq0eg(&mut self) -> DIRQ0EG_W<0> {
374        DIRQ0EG_W::new(self)
375    }
376    #[doc = "Bit 1 - IRQ1-DS Pin Edge Select"]
377    #[inline(always)]
378    #[must_use]
379    pub fn dirq1eg(&mut self) -> DIRQ1EG_W<1> {
380        DIRQ1EG_W::new(self)
381    }
382    #[doc = "Bit 4 - IRQ4-DS Pin Edge Select"]
383    #[inline(always)]
384    #[must_use]
385    pub fn dirq4eg(&mut self) -> DIRQ4EG_W<4> {
386        DIRQ4EG_W::new(self)
387    }
388    #[doc = "Bit 5 - IRQ5-DS Pin Edge Select"]
389    #[inline(always)]
390    #[must_use]
391    pub fn dirq5eg(&mut self) -> DIRQ5EG_W<5> {
392        DIRQ5EG_W::new(self)
393    }
394    #[doc = "Bit 6 - IRQ6-DS Pin Edge Select"]
395    #[inline(always)]
396    #[must_use]
397    pub fn dirq6eg(&mut self) -> DIRQ6EG_W<6> {
398        DIRQ6EG_W::new(self)
399    }
400    #[doc = "Bit 7 - IRQ7-DS Pin Edge Select"]
401    #[inline(always)]
402    #[must_use]
403    pub fn dirq7eg(&mut self) -> DIRQ7EG_W<7> {
404        DIRQ7EG_W::new(self)
405    }
406    #[doc = "Writes raw bits to the register."]
407    #[inline(always)]
408    pub unsafe fn bits(&mut self, bits: u8) -> &mut Self {
409        self.0.bits(bits);
410        self
411    }
412}
413#[doc = "Deep Standby Interrupt Edge Register 0\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dpsiegr0](index.html) module"]
414pub struct DPSIEGR0_SPEC;
415impl crate::RegisterSpec for DPSIEGR0_SPEC {
416    type Ux = u8;
417}
418#[doc = "`read()` method returns [dpsiegr0::R](R) reader structure"]
419impl crate::Readable for DPSIEGR0_SPEC {
420    type Reader = R;
421}
422#[doc = "`write(|w| ..)` method takes [dpsiegr0::W](W) writer structure"]
423impl crate::Writable for DPSIEGR0_SPEC {
424    type Writer = W;
425    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
426    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
427}
428#[doc = "`reset()` method sets DPSIEGR0 to value 0"]
429impl crate::Resettable for DPSIEGR0_SPEC {
430    const RESET_VALUE: Self::Ux = 0;
431}