py32f0/py32f002b/adc/
tr.rs

1///Register `TR` reader
2pub struct R(crate::R<TR_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<TR_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<TR_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<TR_SPEC>) -> Self {
13        R(reader)
14    }
15}
16///Register `TR` writer
17pub struct W(crate::W<TR_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<TR_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<TR_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<TR_SPEC>) -> Self {
34        W(writer)
35    }
36}
37///Field `LT` reader - ADC analog watchdog threshold low
38pub type LT_R = crate::FieldReader<u16, u16>;
39///Field `LT` writer - ADC analog watchdog threshold low
40pub type LT_W<'a, const O: u8> = crate::FieldWriter<'a, u32, TR_SPEC, u16, u16, 12, O>;
41///Field `HT` reader - ADC analog watchdog threshold high
42pub type HT_R = crate::FieldReader<u16, u16>;
43///Field `HT` writer - ADC analog watchdog threshold high
44pub type HT_W<'a, const O: u8> = crate::FieldWriter<'a, u32, TR_SPEC, u16, u16, 12, O>;
45impl R {
46    ///Bits 0:11 - ADC analog watchdog threshold low
47    #[inline(always)]
48    pub fn lt(&self) -> LT_R {
49        LT_R::new((self.bits & 0x0fff) as u16)
50    }
51    ///Bits 16:27 - ADC analog watchdog threshold high
52    #[inline(always)]
53    pub fn ht(&self) -> HT_R {
54        HT_R::new(((self.bits >> 16) & 0x0fff) as u16)
55    }
56}
57impl W {
58    ///Bits 0:11 - ADC analog watchdog threshold low
59    #[inline(always)]
60    #[must_use]
61    pub fn lt(&mut self) -> LT_W<0> {
62        LT_W::new(self)
63    }
64    ///Bits 16:27 - ADC analog watchdog threshold high
65    #[inline(always)]
66    #[must_use]
67    pub fn ht(&mut self) -> HT_W<16> {
68        HT_W::new(self)
69    }
70    ///Writes raw bits to the register.
71    #[inline(always)]
72    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
73        self.0.bits(bits);
74        self
75    }
76}
77/**ADC analog watchdog 1 threshold register
78
79This register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).
80
81For information about available fields see [tr](index.html) module*/
82pub struct TR_SPEC;
83impl crate::RegisterSpec for TR_SPEC {
84    type Ux = u32;
85}
86///`read()` method returns [tr::R](R) reader structure
87impl crate::Readable for TR_SPEC {
88    type Reader = R;
89}
90///`write(|w| ..)` method takes [tr::W](W) writer structure
91impl crate::Writable for TR_SPEC {
92    type Writer = W;
93    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
94    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
95}
96///`reset()` method sets TR to value 0x0fff_0000
97impl crate::Resettable for TR_SPEC {
98    const RESET_VALUE: Self::Ux = 0x0fff_0000;
99}