nrf5340_app_pac/pdm0_ns/
mclkconfig.rs

1#[doc = "Register `MCLKCONFIG` reader"]
2pub struct R(crate::R<MCLKCONFIG_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<MCLKCONFIG_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<MCLKCONFIG_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<MCLKCONFIG_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `MCLKCONFIG` writer"]
17pub struct W(crate::W<MCLKCONFIG_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<MCLKCONFIG_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<MCLKCONFIG_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<MCLKCONFIG_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `SRC` reader - Master clock source selection"]
38pub type SRC_R = crate::BitReader<SRC_A>;
39#[doc = "Master clock source selection\n\nValue on reset: 0"]
40#[derive(Clone, Copy, Debug, PartialEq)]
41pub enum SRC_A {
42    #[doc = "0: 32 MHz peripheral clock"]
43    PCLK32M = 0,
44    #[doc = "1: Audio PLL clock"]
45    ACLK = 1,
46}
47impl From<SRC_A> for bool {
48    #[inline(always)]
49    fn from(variant: SRC_A) -> Self {
50        variant as u8 != 0
51    }
52}
53impl SRC_R {
54    #[doc = "Get enumerated values variant"]
55    #[inline(always)]
56    pub fn variant(&self) -> SRC_A {
57        match self.bits {
58            false => SRC_A::PCLK32M,
59            true => SRC_A::ACLK,
60        }
61    }
62    #[doc = "Checks if the value of the field is `PCLK32M`"]
63    #[inline(always)]
64    pub fn is_pclk32m(&self) -> bool {
65        *self == SRC_A::PCLK32M
66    }
67    #[doc = "Checks if the value of the field is `ACLK`"]
68    #[inline(always)]
69    pub fn is_aclk(&self) -> bool {
70        *self == SRC_A::ACLK
71    }
72}
73#[doc = "Field `SRC` writer - Master clock source selection"]
74pub type SRC_W<'a, const O: u8> = crate::BitWriter<'a, u32, MCLKCONFIG_SPEC, SRC_A, O>;
75impl<'a, const O: u8> SRC_W<'a, O> {
76    #[doc = "32 MHz peripheral clock"]
77    #[inline(always)]
78    pub fn pclk32m(self) -> &'a mut W {
79        self.variant(SRC_A::PCLK32M)
80    }
81    #[doc = "Audio PLL clock"]
82    #[inline(always)]
83    pub fn aclk(self) -> &'a mut W {
84        self.variant(SRC_A::ACLK)
85    }
86}
87impl R {
88    #[doc = "Bit 0 - Master clock source selection"]
89    #[inline(always)]
90    pub fn src(&self) -> SRC_R {
91        SRC_R::new((self.bits & 1) != 0)
92    }
93}
94impl W {
95    #[doc = "Bit 0 - Master clock source selection"]
96    #[inline(always)]
97    pub fn src(&mut self) -> SRC_W<0> {
98        SRC_W::new(self)
99    }
100    #[doc = "Writes raw bits to the register."]
101    #[inline(always)]
102    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
103        self.0.bits(bits);
104        self
105    }
106}
107#[doc = "Master clock generator configuration\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [mclkconfig](index.html) module"]
108pub struct MCLKCONFIG_SPEC;
109impl crate::RegisterSpec for MCLKCONFIG_SPEC {
110    type Ux = u32;
111}
112#[doc = "`read()` method returns [mclkconfig::R](R) reader structure"]
113impl crate::Readable for MCLKCONFIG_SPEC {
114    type Reader = R;
115}
116#[doc = "`write(|w| ..)` method takes [mclkconfig::W](W) writer structure"]
117impl crate::Writable for MCLKCONFIG_SPEC {
118    type Writer = W;
119}
120#[doc = "`reset()` method sets MCLKCONFIG to value 0"]
121impl crate::Resettable for MCLKCONFIG_SPEC {
122    #[inline(always)]
123    fn reset_value() -> Self::Ux {
124        0
125    }
126}