1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
#[doc = "Register `DCXCNT` reader"] pub struct R(crate::R<DCXCNT_SPEC>); impl core::ops::Deref for R { type Target = crate::R<DCXCNT_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl From<crate::R<DCXCNT_SPEC>> for R { #[inline(always)] fn from(reader: crate::R<DCXCNT_SPEC>) -> Self { R(reader) } } #[doc = "Register `DCXCNT` writer"] pub struct W(crate::W<DCXCNT_SPEC>); impl core::ops::Deref for W { type Target = crate::W<DCXCNT_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl core::ops::DerefMut for W { #[inline(always)] fn deref_mut(&mut self) -> &mut Self::Target { &mut self.0 } } impl From<crate::W<DCXCNT_SPEC>> for W { #[inline(always)] fn from(writer: crate::W<DCXCNT_SPEC>) -> Self { W(writer) } } #[doc = "Field `DCXCNT` reader - This register specifies the number of command bytes preceding the data bytes. The PSEL.DCX line will be low during transmission of command bytes and high during transmission of data bytes. Value 0xF indicates that all bytes are command bytes."] pub struct DCXCNT_R(crate::FieldReader<u8, u8>); impl DCXCNT_R { pub(crate) fn new(bits: u8) -> Self { DCXCNT_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for DCXCNT_R { type Target = crate::FieldReader<u8, u8>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `DCXCNT` writer - This register specifies the number of command bytes preceding the data bytes. The PSEL.DCX line will be low during transmission of command bytes and high during transmission of data bytes. Value 0xF indicates that all bytes are command bytes."] pub struct DCXCNT_W<'a> { w: &'a mut W, } impl<'a> DCXCNT_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0x0f) | (value as u32 & 0x0f); self.w } } impl R { #[doc = "Bits 0:3 - This register specifies the number of command bytes preceding the data bytes. The PSEL.DCX line will be low during transmission of command bytes and high during transmission of data bytes. Value 0xF indicates that all bytes are command bytes."] #[inline(always)] pub fn dcxcnt(&self) -> DCXCNT_R { DCXCNT_R::new((self.bits & 0x0f) as u8) } } impl W { #[doc = "Bits 0:3 - This register specifies the number of command bytes preceding the data bytes. The PSEL.DCX line will be low during transmission of command bytes and high during transmission of data bytes. Value 0xF indicates that all bytes are command bytes."] #[inline(always)] pub fn dcxcnt(&mut self) -> DCXCNT_W { DCXCNT_W { w: self } } #[doc = "Writes raw bits to the register."] #[inline(always)] pub unsafe fn bits(&mut self, bits: u32) -> &mut Self { self.0.bits(bits); self } } #[doc = "DCX configuration\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dcxcnt](index.html) module"] pub struct DCXCNT_SPEC; impl crate::RegisterSpec for DCXCNT_SPEC { type Ux = u32; } #[doc = "`read()` method returns [dcxcnt::R](R) reader structure"] impl crate::Readable for DCXCNT_SPEC { type Reader = R; } #[doc = "`write(|w| ..)` method takes [dcxcnt::W](W) writer structure"] impl crate::Writable for DCXCNT_SPEC { type Writer = W; } #[doc = "`reset()` method sets DCXCNT to value 0"] impl crate::Resettable for DCXCNT_SPEC { #[inline(always)] fn reset_value() -> Self::Ux { 0 } }