lpc55_pac/dma0/
busy0.rs

1#[doc = "Register `BUSY0` reader"]
2pub struct R(crate::R<BUSY0_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<BUSY0_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<BUSY0_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<BUSY0_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Field `BSY` reader - Busy flag for DMA channel n. Bit n corresponds to DMA channel n. The number of bits = number of DMA channels in this device. Other bits are reserved. 0 = not busy. 1 = busy."]
17pub struct BSY_R(crate::FieldReader<u32, u32>);
18impl BSY_R {
19    #[inline(always)]
20    pub(crate) fn new(bits: u32) -> Self {
21        BSY_R(crate::FieldReader::new(bits))
22    }
23}
24impl core::ops::Deref for BSY_R {
25    type Target = crate::FieldReader<u32, u32>;
26    #[inline(always)]
27    fn deref(&self) -> &Self::Target {
28        &self.0
29    }
30}
31impl R {
32    #[doc = "Bits 0:31 - Busy flag for DMA channel n. Bit n corresponds to DMA channel n. The number of bits = number of DMA channels in this device. Other bits are reserved. 0 = not busy. 1 = busy."]
33    #[inline(always)]
34    pub fn bsy(&self) -> BSY_R {
35        BSY_R::new(self.bits as u32)
36    }
37}
38#[doc = "Channel Busy status for all DMA channels.\n\nThis register you can [`read`](crate::generic::Reg::read). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [busy0](index.html) module"]
39pub struct BUSY0_SPEC;
40impl crate::RegisterSpec for BUSY0_SPEC {
41    type Ux = u32;
42}
43#[doc = "`read()` method returns [busy0::R](R) reader structure"]
44impl crate::Readable for BUSY0_SPEC {
45    type Reader = R;
46}
47#[doc = "`reset()` method sets BUSY0 to value 0"]
48impl crate::Resettable for BUSY0_SPEC {
49    #[inline(always)]
50    fn reset_value() -> Self::Ux {
51        0
52    }
53}