1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
#[doc = "Reader of register HCTL"] pub type R = crate::R<u32, super::HCTL>; #[doc = "Writer for register HCTL"] pub type W = crate::W<u32, super::HCTL>; #[doc = "Register HCTL `reset()`'s with value 0"] impl crate::ResetValue for super::HCTL { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Reader of field `CLKSEL`"] pub type CLKSEL_R = crate::R<u8, u8>; #[doc = "Write proxy for field `CLKSEL`"] pub struct CLKSEL_W<'a> { w: &'a mut W, } impl<'a> CLKSEL_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0x03) | ((value as u32) & 0x03); self.w } } impl R { #[doc = "Bits 0:1 - clock select for USB clock"] #[inline(always)] pub fn clksel(&self) -> CLKSEL_R { CLKSEL_R::new((self.bits & 0x03) as u8) } } impl W { #[doc = "Bits 0:1 - clock select for USB clock"] #[inline(always)] pub fn clksel(&mut self) -> CLKSEL_W { CLKSEL_W { w: self } } }