1
 2
 3
 4
 5
 6
 7
 8
 9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
#[doc = "Reader of register SPI_CMD"]
pub type R = crate::R<u32, super::SPI_CMD>;
#[doc = "Writer for register SPI_CMD"]
pub type W = crate::W<u32, super::SPI_CMD>;
#[doc = "Register SPI_CMD `reset()`'s with value 0"]
impl crate::ResetValue for super::SPI_CMD {
    type Type = u32;
    #[inline(always)]
    fn reset_value() -> Self::Type {
        0
    }
}
#[doc = "Reader of field `spi_usr`"]
pub type SPI_USR_R = crate::R<bool, bool>;
#[doc = "Write proxy for field `spi_usr`"]
pub struct SPI_USR_W<'a> {
    w: &'a mut W,
}
impl<'a> SPI_USR_W<'a> {
    #[doc = r"Sets the field bit"]
    #[inline(always)]
    pub fn set_bit(self) -> &'a mut W {
        self.bit(true)
    }
    #[doc = r"Clears the field bit"]
    #[inline(always)]
    pub fn clear_bit(self) -> &'a mut W {
        self.bit(false)
    }
    #[doc = r"Writes raw bits to the field"]
    #[inline(always)]
    pub fn bit(self, value: bool) -> &'a mut W {
        self.w.bits = (self.w.bits & !(0x01 << 18)) | (((value as u32) & 0x01) << 18);
        self.w
    }
}
impl R {
    #[doc = "Bit 18 - In the master mode, it is the start bit of a single operation. Self-clear by hardware"]
    #[inline(always)]
    pub fn spi_usr(&self) -> SPI_USR_R {
        SPI_USR_R::new(((self.bits >> 18) & 0x01) != 0)
    }
}
impl W {
    #[doc = "Bit 18 - In the master mode, it is the start bit of a single operation. Self-clear by hardware"]
    #[inline(always)]
    pub fn spi_usr(&mut self) -> SPI_USR_W {
        SPI_USR_W { w: self }
    }
}