esp32s3/extmem/
dcache_lock_size.rs

1#[doc = "Register `DCACHE_LOCK_SIZE` reader"]
2pub type R = crate::R<DCACHE_LOCK_SIZE_SPEC>;
3#[doc = "Register `DCACHE_LOCK_SIZE` writer"]
4pub type W = crate::W<DCACHE_LOCK_SIZE_SPEC>;
5#[doc = "Field `DCACHE_LOCK_SIZE` reader - The bits are used to configure the length for lock operations. The bits are the counts of cache block. It should be combined with DCACHE_LOCK_ADDR_REG."]
6pub type DCACHE_LOCK_SIZE_R = crate::FieldReader<u16>;
7#[doc = "Field `DCACHE_LOCK_SIZE` writer - The bits are used to configure the length for lock operations. The bits are the counts of cache block. It should be combined with DCACHE_LOCK_ADDR_REG."]
8pub type DCACHE_LOCK_SIZE_W<'a, REG> = crate::FieldWriter<'a, REG, 16, u16>;
9impl R {
10    #[doc = "Bits 0:15 - The bits are used to configure the length for lock operations. The bits are the counts of cache block. It should be combined with DCACHE_LOCK_ADDR_REG."]
11    #[inline(always)]
12    pub fn dcache_lock_size(&self) -> DCACHE_LOCK_SIZE_R {
13        DCACHE_LOCK_SIZE_R::new((self.bits & 0xffff) as u16)
14    }
15}
16#[cfg(feature = "impl-register-debug")]
17impl core::fmt::Debug for R {
18    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
19        f.debug_struct("DCACHE_LOCK_SIZE")
20            .field("dcache_lock_size", &self.dcache_lock_size())
21            .finish()
22    }
23}
24impl W {
25    #[doc = "Bits 0:15 - The bits are used to configure the length for lock operations. The bits are the counts of cache block. It should be combined with DCACHE_LOCK_ADDR_REG."]
26    #[inline(always)]
27    pub fn dcache_lock_size(&mut self) -> DCACHE_LOCK_SIZE_W<DCACHE_LOCK_SIZE_SPEC> {
28        DCACHE_LOCK_SIZE_W::new(self, 0)
29    }
30}
31#[doc = "******* Description ***********\n\nYou can [`read`](crate::Reg::read) this register and get [`dcache_lock_size::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`dcache_lock_size::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
32pub struct DCACHE_LOCK_SIZE_SPEC;
33impl crate::RegisterSpec for DCACHE_LOCK_SIZE_SPEC {
34    type Ux = u32;
35}
36#[doc = "`read()` method returns [`dcache_lock_size::R`](R) reader structure"]
37impl crate::Readable for DCACHE_LOCK_SIZE_SPEC {}
38#[doc = "`write(|w| ..)` method takes [`dcache_lock_size::W`](W) writer structure"]
39impl crate::Writable for DCACHE_LOCK_SIZE_SPEC {
40    type Safety = crate::Unsafe;
41    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
42    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
43}
44#[doc = "`reset()` method sets DCACHE_LOCK_SIZE to value 0"]
45impl crate::Resettable for DCACHE_LOCK_SIZE_SPEC {
46    const RESET_VALUE: u32 = 0;
47}