esp32s3/apb_ctrl/
sram_ace1_addr.rs

1#[doc = "Register `SRAM_ACE1_ADDR` reader"]
2pub type R = crate::R<SRAM_ACE1_ADDR_SPEC>;
3#[doc = "Register `SRAM_ACE1_ADDR` writer"]
4pub type W = crate::W<SRAM_ACE1_ADDR_SPEC>;
5#[doc = "Field `S` reader - ******* Description ***********"]
6pub type S_R = crate::FieldReader<u32>;
7#[doc = "Field `S` writer - ******* Description ***********"]
8pub type S_W<'a, REG> = crate::FieldWriter<'a, REG, 32, u32>;
9impl R {
10    #[doc = "Bits 0:31 - ******* Description ***********"]
11    #[inline(always)]
12    pub fn s(&self) -> S_R {
13        S_R::new(self.bits)
14    }
15}
16#[cfg(feature = "impl-register-debug")]
17impl core::fmt::Debug for R {
18    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
19        f.debug_struct("SRAM_ACE1_ADDR")
20            .field("s", &self.s())
21            .finish()
22    }
23}
24impl W {
25    #[doc = "Bits 0:31 - ******* Description ***********"]
26    #[inline(always)]
27    pub fn s(&mut self) -> S_W<SRAM_ACE1_ADDR_SPEC> {
28        S_W::new(self, 0)
29    }
30}
31#[doc = "******* Description ***********\n\nYou can [`read`](crate::Reg::read) this register and get [`sram_ace1_addr::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`sram_ace1_addr::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
32pub struct SRAM_ACE1_ADDR_SPEC;
33impl crate::RegisterSpec for SRAM_ACE1_ADDR_SPEC {
34    type Ux = u32;
35}
36#[doc = "`read()` method returns [`sram_ace1_addr::R`](R) reader structure"]
37impl crate::Readable for SRAM_ACE1_ADDR_SPEC {}
38#[doc = "`write(|w| ..)` method takes [`sram_ace1_addr::W`](W) writer structure"]
39impl crate::Writable for SRAM_ACE1_ADDR_SPEC {
40    type Safety = crate::Unsafe;
41    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
42    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
43}
44#[doc = "`reset()` method sets SRAM_ACE1_ADDR to value 0x1000_0000"]
45impl crate::Resettable for SRAM_ACE1_ADDR_SPEC {
46    const RESET_VALUE: u32 = 0x1000_0000;
47}