#[doc = "Register `DOUT_MODE` reader"]
pub struct R(crate::R<DOUT_MODE_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<DOUT_MODE_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<DOUT_MODE_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<DOUT_MODE_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `DOUT_MODE` writer"]
pub struct W(crate::W<DOUT_MODE_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<DOUT_MODE_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<DOUT_MODE_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<DOUT_MODE_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `DOUT0_MODE` reader - The output signal 0 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT0_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT0_MODE` writer - The output signal 0 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT0_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `DOUT1_MODE` reader - The output signal 1 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT1_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT1_MODE` writer - The output signal 1 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT1_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `DOUT2_MODE` reader - The output signal 2 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT2_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT2_MODE` writer - The output signal 2 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT2_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `DOUT3_MODE` reader - The output signal 3 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT3_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT3_MODE` writer - The output signal 3 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT3_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `DOUT4_MODE` reader - The output signal 4 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT4_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT4_MODE` writer - The output signal 4 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT4_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `DOUT5_MODE` reader - The output signal 5 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT5_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT5_MODE` writer - The output signal 5 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT5_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `DOUT6_MODE` reader - The output signal 6 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT6_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT6_MODE` writer - The output signal 6 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT6_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `DOUT7_MODE` reader - The output signal 7 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT7_MODE_R = crate::BitReader<bool>;
#[doc = "Field `DOUT7_MODE` writer - The output signal 7 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type DOUT7_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
#[doc = "Field `D_DQS_MODE` reader - The output signal SPI_DQS is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type D_DQS_MODE_R = crate::BitReader<bool>;
#[doc = "Field `D_DQS_MODE` writer - The output signal SPI_DQS is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
pub type D_DQS_MODE_W<'a, const O: u8> = crate::BitWriter<'a, u32, DOUT_MODE_SPEC, bool, O>;
impl R {
#[doc = "Bit 0 - The output signal 0 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout0_mode(&self) -> DOUT0_MODE_R {
DOUT0_MODE_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - The output signal 1 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout1_mode(&self) -> DOUT1_MODE_R {
DOUT1_MODE_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 2 - The output signal 2 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout2_mode(&self) -> DOUT2_MODE_R {
DOUT2_MODE_R::new(((self.bits >> 2) & 1) != 0)
}
#[doc = "Bit 3 - The output signal 3 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout3_mode(&self) -> DOUT3_MODE_R {
DOUT3_MODE_R::new(((self.bits >> 3) & 1) != 0)
}
#[doc = "Bit 4 - The output signal 4 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout4_mode(&self) -> DOUT4_MODE_R {
DOUT4_MODE_R::new(((self.bits >> 4) & 1) != 0)
}
#[doc = "Bit 5 - The output signal 5 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout5_mode(&self) -> DOUT5_MODE_R {
DOUT5_MODE_R::new(((self.bits >> 5) & 1) != 0)
}
#[doc = "Bit 6 - The output signal 6 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout6_mode(&self) -> DOUT6_MODE_R {
DOUT6_MODE_R::new(((self.bits >> 6) & 1) != 0)
}
#[doc = "Bit 7 - The output signal 7 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn dout7_mode(&self) -> DOUT7_MODE_R {
DOUT7_MODE_R::new(((self.bits >> 7) & 1) != 0)
}
#[doc = "Bit 8 - The output signal SPI_DQS is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
pub fn d_dqs_mode(&self) -> D_DQS_MODE_R {
D_DQS_MODE_R::new(((self.bits >> 8) & 1) != 0)
}
}
impl W {
#[doc = "Bit 0 - The output signal 0 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout0_mode(&mut self) -> DOUT0_MODE_W<0> {
DOUT0_MODE_W::new(self)
}
#[doc = "Bit 1 - The output signal 1 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout1_mode(&mut self) -> DOUT1_MODE_W<1> {
DOUT1_MODE_W::new(self)
}
#[doc = "Bit 2 - The output signal 2 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout2_mode(&mut self) -> DOUT2_MODE_W<2> {
DOUT2_MODE_W::new(self)
}
#[doc = "Bit 3 - The output signal 3 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout3_mode(&mut self) -> DOUT3_MODE_W<3> {
DOUT3_MODE_W::new(self)
}
#[doc = "Bit 4 - The output signal 4 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout4_mode(&mut self) -> DOUT4_MODE_W<4> {
DOUT4_MODE_W::new(self)
}
#[doc = "Bit 5 - The output signal 5 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout5_mode(&mut self) -> DOUT5_MODE_W<5> {
DOUT5_MODE_W::new(self)
}
#[doc = "Bit 6 - The output signal 6 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout6_mode(&mut self) -> DOUT6_MODE_W<6> {
DOUT6_MODE_W::new(self)
}
#[doc = "Bit 7 - The output signal 7 is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn dout7_mode(&mut self) -> DOUT7_MODE_W<7> {
DOUT7_MODE_W::new(self)
}
#[doc = "Bit 8 - The output signal SPI_DQS is delayed by the SPI module clock, 0: output without delayed, 1: output delay for a SPI module clock cycle at its negative edge. Can be configured in CONF state."]
#[inline(always)]
#[must_use]
pub fn d_dqs_mode(&mut self) -> D_DQS_MODE_W<8> {
D_DQS_MODE_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "SPI output delay mode configuration\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dout_mode](index.html) module"]
pub struct DOUT_MODE_SPEC;
impl crate::RegisterSpec for DOUT_MODE_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [dout_mode::R](R) reader structure"]
impl crate::Readable for DOUT_MODE_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [dout_mode::W](W) writer structure"]
impl crate::Writable for DOUT_MODE_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets DOUT_MODE to value 0"]
impl crate::Resettable for DOUT_MODE_SPEC {
const RESET_VALUE: Self::Ux = 0;
}