1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
#[doc = "Register `HCFG` reader"]
pub struct R(crate::R<HCFG_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<HCFG_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<HCFG_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<HCFG_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `HCFG` writer"]
pub struct W(crate::W<HCFG_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<HCFG_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<HCFG_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<HCFG_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `H_FSLSPCLKSEL` reader - "]
pub type H_FSLSPCLKSEL_R = crate::FieldReader<u8, u8>;
#[doc = "Field `H_FSLSPCLKSEL` writer - "]
pub type H_FSLSPCLKSEL_W<'a, const O: u8> = crate::FieldWriter<'a, u32, HCFG_SPEC, u8, u8, 2, O>;
#[doc = "Field `H_FSLSSUPP` reader - "]
pub type H_FSLSSUPP_R = crate::BitReader<bool>;
#[doc = "Field `H_FSLSSUPP` writer - "]
pub type H_FSLSSUPP_W<'a, const O: u8> = crate::BitWriter<'a, u32, HCFG_SPEC, bool, O>;
#[doc = "Field `H_ENA32KHZS` reader - "]
pub type H_ENA32KHZS_R = crate::BitReader<bool>;
#[doc = "Field `H_ENA32KHZS` writer - "]
pub type H_ENA32KHZS_W<'a, const O: u8> = crate::BitWriter<'a, u32, HCFG_SPEC, bool, O>;
#[doc = "Field `H_DESCDMA` reader - "]
pub type H_DESCDMA_R = crate::BitReader<bool>;
#[doc = "Field `H_DESCDMA` writer - "]
pub type H_DESCDMA_W<'a, const O: u8> = crate::BitWriter<'a, u32, HCFG_SPEC, bool, O>;
#[doc = "Field `H_FRLISTEN` reader - "]
pub type H_FRLISTEN_R = crate::FieldReader<u8, u8>;
#[doc = "Field `H_FRLISTEN` writer - "]
pub type H_FRLISTEN_W<'a, const O: u8> = crate::FieldWriter<'a, u32, HCFG_SPEC, u8, u8, 2, O>;
#[doc = "Field `H_PERSCHEDENA` reader - "]
pub type H_PERSCHEDENA_R = crate::BitReader<bool>;
#[doc = "Field `H_PERSCHEDENA` writer - "]
pub type H_PERSCHEDENA_W<'a, const O: u8> = crate::BitWriter<'a, u32, HCFG_SPEC, bool, O>;
#[doc = "Field `H_MODECHTIMEN` reader - "]
pub type H_MODECHTIMEN_R = crate::BitReader<bool>;
#[doc = "Field `H_MODECHTIMEN` writer - "]
pub type H_MODECHTIMEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, HCFG_SPEC, bool, O>;
impl R {
#[doc = "Bits 0:1"]
#[inline(always)]
pub fn h_fslspclksel(&self) -> H_FSLSPCLKSEL_R {
H_FSLSPCLKSEL_R::new((self.bits & 3) as u8)
}
#[doc = "Bit 2"]
#[inline(always)]
pub fn h_fslssupp(&self) -> H_FSLSSUPP_R {
H_FSLSSUPP_R::new(((self.bits >> 2) & 1) != 0)
}
#[doc = "Bit 7"]
#[inline(always)]
pub fn h_ena32khzs(&self) -> H_ENA32KHZS_R {
H_ENA32KHZS_R::new(((self.bits >> 7) & 1) != 0)
}
#[doc = "Bit 23"]
#[inline(always)]
pub fn h_descdma(&self) -> H_DESCDMA_R {
H_DESCDMA_R::new(((self.bits >> 23) & 1) != 0)
}
#[doc = "Bits 24:25"]
#[inline(always)]
pub fn h_frlisten(&self) -> H_FRLISTEN_R {
H_FRLISTEN_R::new(((self.bits >> 24) & 3) as u8)
}
#[doc = "Bit 26"]
#[inline(always)]
pub fn h_perschedena(&self) -> H_PERSCHEDENA_R {
H_PERSCHEDENA_R::new(((self.bits >> 26) & 1) != 0)
}
#[doc = "Bit 31"]
#[inline(always)]
pub fn h_modechtimen(&self) -> H_MODECHTIMEN_R {
H_MODECHTIMEN_R::new(((self.bits >> 31) & 1) != 0)
}
}
impl W {
#[doc = "Bits 0:1"]
#[inline(always)]
#[must_use]
pub fn h_fslspclksel(&mut self) -> H_FSLSPCLKSEL_W<0> {
H_FSLSPCLKSEL_W::new(self)
}
#[doc = "Bit 2"]
#[inline(always)]
#[must_use]
pub fn h_fslssupp(&mut self) -> H_FSLSSUPP_W<2> {
H_FSLSSUPP_W::new(self)
}
#[doc = "Bit 7"]
#[inline(always)]
#[must_use]
pub fn h_ena32khzs(&mut self) -> H_ENA32KHZS_W<7> {
H_ENA32KHZS_W::new(self)
}
#[doc = "Bit 23"]
#[inline(always)]
#[must_use]
pub fn h_descdma(&mut self) -> H_DESCDMA_W<23> {
H_DESCDMA_W::new(self)
}
#[doc = "Bits 24:25"]
#[inline(always)]
#[must_use]
pub fn h_frlisten(&mut self) -> H_FRLISTEN_W<24> {
H_FRLISTEN_W::new(self)
}
#[doc = "Bit 26"]
#[inline(always)]
#[must_use]
pub fn h_perschedena(&mut self) -> H_PERSCHEDENA_W<26> {
H_PERSCHEDENA_W::new(self)
}
#[doc = "Bit 31"]
#[inline(always)]
#[must_use]
pub fn h_modechtimen(&mut self) -> H_MODECHTIMEN_W<31> {
H_MODECHTIMEN_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [hcfg](index.html) module"]
pub struct HCFG_SPEC;
impl crate::RegisterSpec for HCFG_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [hcfg::R](R) reader structure"]
impl crate::Readable for HCFG_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [hcfg::W](W) writer structure"]
impl crate::Writable for HCFG_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets HCFG to value 0"]
impl crate::Resettable for HCFG_SPEC {
const RESET_VALUE: Self::Ux = 0;
}