1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
#[doc = "Register `ICACHE_AUTOLOAD_CTRL` reader"]
pub struct R(crate::R<ICACHE_AUTOLOAD_CTRL_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<ICACHE_AUTOLOAD_CTRL_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<ICACHE_AUTOLOAD_CTRL_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<ICACHE_AUTOLOAD_CTRL_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `ICACHE_AUTOLOAD_CTRL` writer"]
pub struct W(crate::W<ICACHE_AUTOLOAD_CTRL_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<ICACHE_AUTOLOAD_CTRL_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<ICACHE_AUTOLOAD_CTRL_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<ICACHE_AUTOLOAD_CTRL_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `ICACHE_AUTOLOAD_SCT0_ENA` reader - The bits are used to enable the first section for autoload operation."]
pub type ICACHE_AUTOLOAD_SCT0_ENA_R = crate::BitReader<bool>;
#[doc = "Field `ICACHE_AUTOLOAD_SCT0_ENA` writer - The bits are used to enable the first section for autoload operation."]
pub type ICACHE_AUTOLOAD_SCT0_ENA_W<'a, const O: u8> =
crate::BitWriter<'a, u32, ICACHE_AUTOLOAD_CTRL_SPEC, bool, O>;
#[doc = "Field `ICACHE_AUTOLOAD_SCT1_ENA` reader - The bits are used to enable the second section for autoload operation."]
pub type ICACHE_AUTOLOAD_SCT1_ENA_R = crate::BitReader<bool>;
#[doc = "Field `ICACHE_AUTOLOAD_SCT1_ENA` writer - The bits are used to enable the second section for autoload operation."]
pub type ICACHE_AUTOLOAD_SCT1_ENA_W<'a, const O: u8> =
crate::BitWriter<'a, u32, ICACHE_AUTOLOAD_CTRL_SPEC, bool, O>;
#[doc = "Field `ICACHE_AUTOLOAD_ENA` reader - The bit is used to enable and disable autoload operation. It is combined with icache_autoload_done. 1: enable, 0: disable."]
pub type ICACHE_AUTOLOAD_ENA_R = crate::BitReader<bool>;
#[doc = "Field `ICACHE_AUTOLOAD_ENA` writer - The bit is used to enable and disable autoload operation. It is combined with icache_autoload_done. 1: enable, 0: disable."]
pub type ICACHE_AUTOLOAD_ENA_W<'a, const O: u8> =
crate::BitWriter<'a, u32, ICACHE_AUTOLOAD_CTRL_SPEC, bool, O>;
#[doc = "Field `ICACHE_AUTOLOAD_DONE` reader - The bit is used to indicate autoload operation is finished."]
pub type ICACHE_AUTOLOAD_DONE_R = crate::BitReader<bool>;
#[doc = "Field `ICACHE_AUTOLOAD_ORDER` reader - The bits are used to configure the direction of autoload. 1: descending, 0: ascending."]
pub type ICACHE_AUTOLOAD_ORDER_R = crate::BitReader<bool>;
#[doc = "Field `ICACHE_AUTOLOAD_ORDER` writer - The bits are used to configure the direction of autoload. 1: descending, 0: ascending."]
pub type ICACHE_AUTOLOAD_ORDER_W<'a, const O: u8> =
crate::BitWriter<'a, u32, ICACHE_AUTOLOAD_CTRL_SPEC, bool, O>;
#[doc = "Field `ICACHE_AUTOLOAD_RQST` reader - The bits are used to configure trigger conditions for autoload. 0/3: cache miss, 1: cache hit, 2: both cache miss and hit."]
pub type ICACHE_AUTOLOAD_RQST_R = crate::FieldReader<u8, u8>;
#[doc = "Field `ICACHE_AUTOLOAD_RQST` writer - The bits are used to configure trigger conditions for autoload. 0/3: cache miss, 1: cache hit, 2: both cache miss and hit."]
pub type ICACHE_AUTOLOAD_RQST_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, ICACHE_AUTOLOAD_CTRL_SPEC, u8, u8, 2, O>;
#[doc = "Field `ICACHE_AUTOLOAD_SIZE` reader - The bits are used to configure the numbers of the cache block for the issuing autoload operation."]
pub type ICACHE_AUTOLOAD_SIZE_R = crate::FieldReader<u8, u8>;
#[doc = "Field `ICACHE_AUTOLOAD_SIZE` writer - The bits are used to configure the numbers of the cache block for the issuing autoload operation."]
pub type ICACHE_AUTOLOAD_SIZE_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, ICACHE_AUTOLOAD_CTRL_SPEC, u8, u8, 2, O>;
#[doc = "Field `ICACHE_AUTOLOAD_BUFFER_CLEAR` reader - The bit is used to clear autoload buffer in icache."]
pub type ICACHE_AUTOLOAD_BUFFER_CLEAR_R = crate::BitReader<bool>;
#[doc = "Field `ICACHE_AUTOLOAD_BUFFER_CLEAR` writer - The bit is used to clear autoload buffer in icache."]
pub type ICACHE_AUTOLOAD_BUFFER_CLEAR_W<'a, const O: u8> =
crate::BitWriter<'a, u32, ICACHE_AUTOLOAD_CTRL_SPEC, bool, O>;
impl R {
#[doc = "Bit 0 - The bits are used to enable the first section for autoload operation."]
#[inline(always)]
pub fn icache_autoload_sct0_ena(&self) -> ICACHE_AUTOLOAD_SCT0_ENA_R {
ICACHE_AUTOLOAD_SCT0_ENA_R::new((self.bits & 1) != 0)
}
#[doc = "Bit 1 - The bits are used to enable the second section for autoload operation."]
#[inline(always)]
pub fn icache_autoload_sct1_ena(&self) -> ICACHE_AUTOLOAD_SCT1_ENA_R {
ICACHE_AUTOLOAD_SCT1_ENA_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 2 - The bit is used to enable and disable autoload operation. It is combined with icache_autoload_done. 1: enable, 0: disable."]
#[inline(always)]
pub fn icache_autoload_ena(&self) -> ICACHE_AUTOLOAD_ENA_R {
ICACHE_AUTOLOAD_ENA_R::new(((self.bits >> 2) & 1) != 0)
}
#[doc = "Bit 3 - The bit is used to indicate autoload operation is finished."]
#[inline(always)]
pub fn icache_autoload_done(&self) -> ICACHE_AUTOLOAD_DONE_R {
ICACHE_AUTOLOAD_DONE_R::new(((self.bits >> 3) & 1) != 0)
}
#[doc = "Bit 4 - The bits are used to configure the direction of autoload. 1: descending, 0: ascending."]
#[inline(always)]
pub fn icache_autoload_order(&self) -> ICACHE_AUTOLOAD_ORDER_R {
ICACHE_AUTOLOAD_ORDER_R::new(((self.bits >> 4) & 1) != 0)
}
#[doc = "Bits 5:6 - The bits are used to configure trigger conditions for autoload. 0/3: cache miss, 1: cache hit, 2: both cache miss and hit."]
#[inline(always)]
pub fn icache_autoload_rqst(&self) -> ICACHE_AUTOLOAD_RQST_R {
ICACHE_AUTOLOAD_RQST_R::new(((self.bits >> 5) & 3) as u8)
}
#[doc = "Bits 7:8 - The bits are used to configure the numbers of the cache block for the issuing autoload operation."]
#[inline(always)]
pub fn icache_autoload_size(&self) -> ICACHE_AUTOLOAD_SIZE_R {
ICACHE_AUTOLOAD_SIZE_R::new(((self.bits >> 7) & 3) as u8)
}
#[doc = "Bit 9 - The bit is used to clear autoload buffer in icache."]
#[inline(always)]
pub fn icache_autoload_buffer_clear(&self) -> ICACHE_AUTOLOAD_BUFFER_CLEAR_R {
ICACHE_AUTOLOAD_BUFFER_CLEAR_R::new(((self.bits >> 9) & 1) != 0)
}
}
impl W {
#[doc = "Bit 0 - The bits are used to enable the first section for autoload operation."]
#[inline(always)]
#[must_use]
pub fn icache_autoload_sct0_ena(&mut self) -> ICACHE_AUTOLOAD_SCT0_ENA_W<0> {
ICACHE_AUTOLOAD_SCT0_ENA_W::new(self)
}
#[doc = "Bit 1 - The bits are used to enable the second section for autoload operation."]
#[inline(always)]
#[must_use]
pub fn icache_autoload_sct1_ena(&mut self) -> ICACHE_AUTOLOAD_SCT1_ENA_W<1> {
ICACHE_AUTOLOAD_SCT1_ENA_W::new(self)
}
#[doc = "Bit 2 - The bit is used to enable and disable autoload operation. It is combined with icache_autoload_done. 1: enable, 0: disable."]
#[inline(always)]
#[must_use]
pub fn icache_autoload_ena(&mut self) -> ICACHE_AUTOLOAD_ENA_W<2> {
ICACHE_AUTOLOAD_ENA_W::new(self)
}
#[doc = "Bit 4 - The bits are used to configure the direction of autoload. 1: descending, 0: ascending."]
#[inline(always)]
#[must_use]
pub fn icache_autoload_order(&mut self) -> ICACHE_AUTOLOAD_ORDER_W<4> {
ICACHE_AUTOLOAD_ORDER_W::new(self)
}
#[doc = "Bits 5:6 - The bits are used to configure trigger conditions for autoload. 0/3: cache miss, 1: cache hit, 2: both cache miss and hit."]
#[inline(always)]
#[must_use]
pub fn icache_autoload_rqst(&mut self) -> ICACHE_AUTOLOAD_RQST_W<5> {
ICACHE_AUTOLOAD_RQST_W::new(self)
}
#[doc = "Bits 7:8 - The bits are used to configure the numbers of the cache block for the issuing autoload operation."]
#[inline(always)]
#[must_use]
pub fn icache_autoload_size(&mut self) -> ICACHE_AUTOLOAD_SIZE_W<7> {
ICACHE_AUTOLOAD_SIZE_W::new(self)
}
#[doc = "Bit 9 - The bit is used to clear autoload buffer in icache."]
#[inline(always)]
#[must_use]
pub fn icache_autoload_buffer_clear(&mut self) -> ICACHE_AUTOLOAD_BUFFER_CLEAR_W<9> {
ICACHE_AUTOLOAD_BUFFER_CLEAR_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "******* Description ***********\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [icache_autoload_ctrl](index.html) module"]
pub struct ICACHE_AUTOLOAD_CTRL_SPEC;
impl crate::RegisterSpec for ICACHE_AUTOLOAD_CTRL_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [icache_autoload_ctrl::R](R) reader structure"]
impl crate::Readable for ICACHE_AUTOLOAD_CTRL_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [icache_autoload_ctrl::W](W) writer structure"]
impl crate::Writable for ICACHE_AUTOLOAD_CTRL_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets ICACHE_AUTOLOAD_CTRL to value 0x08"]
impl crate::Resettable for ICACHE_AUTOLOAD_CTRL_SPEC {
const RESET_VALUE: Self::Ux = 0x08;
}