esp32p4/cache/
l2_cache_autoload_sct3_size.rs

1#[doc = "Register `L2_CACHE_AUTOLOAD_SCT3_SIZE` reader"]
2pub type R = crate::R<L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC>;
3#[doc = "Register `L2_CACHE_AUTOLOAD_SCT3_SIZE` writer"]
4pub type W = crate::W<L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC>;
5#[doc = "Field `L2_CACHE_AUTOLOAD_SCT3_SIZE` reader - Those bits are used to configure the size of the fourth section for autoload operation on L2-Cache. Note that it should be used together with L2_CACHE_AUTOLOAD_SCT3_ADDR and L2_CACHE_AUTOLOAD_SCT3_ENA."]
6pub type L2_CACHE_AUTOLOAD_SCT3_SIZE_R = crate::FieldReader<u32>;
7#[doc = "Field `L2_CACHE_AUTOLOAD_SCT3_SIZE` writer - Those bits are used to configure the size of the fourth section for autoload operation on L2-Cache. Note that it should be used together with L2_CACHE_AUTOLOAD_SCT3_ADDR and L2_CACHE_AUTOLOAD_SCT3_ENA."]
8pub type L2_CACHE_AUTOLOAD_SCT3_SIZE_W<'a, REG> = crate::FieldWriter<'a, REG, 28, u32>;
9impl R {
10    #[doc = "Bits 0:27 - Those bits are used to configure the size of the fourth section for autoload operation on L2-Cache. Note that it should be used together with L2_CACHE_AUTOLOAD_SCT3_ADDR and L2_CACHE_AUTOLOAD_SCT3_ENA."]
11    #[inline(always)]
12    pub fn l2_cache_autoload_sct3_size(&self) -> L2_CACHE_AUTOLOAD_SCT3_SIZE_R {
13        L2_CACHE_AUTOLOAD_SCT3_SIZE_R::new(self.bits & 0x0fff_ffff)
14    }
15}
16#[cfg(feature = "impl-register-debug")]
17impl core::fmt::Debug for R {
18    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
19        f.debug_struct("L2_CACHE_AUTOLOAD_SCT3_SIZE")
20            .field(
21                "l2_cache_autoload_sct3_size",
22                &format_args!("{}", self.l2_cache_autoload_sct3_size().bits()),
23            )
24            .finish()
25    }
26}
27#[cfg(feature = "impl-register-debug")]
28impl core::fmt::Debug for crate::generic::Reg<L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC> {
29    fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
30        core::fmt::Debug::fmt(&self.read(), f)
31    }
32}
33impl W {
34    #[doc = "Bits 0:27 - Those bits are used to configure the size of the fourth section for autoload operation on L2-Cache. Note that it should be used together with L2_CACHE_AUTOLOAD_SCT3_ADDR and L2_CACHE_AUTOLOAD_SCT3_ENA."]
35    #[inline(always)]
36    #[must_use]
37    pub fn l2_cache_autoload_sct3_size(
38        &mut self,
39    ) -> L2_CACHE_AUTOLOAD_SCT3_SIZE_W<L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC> {
40        L2_CACHE_AUTOLOAD_SCT3_SIZE_W::new(self, 0)
41    }
42}
43#[doc = "L2 Cache autoload section 3 size configure register\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`l2_cache_autoload_sct3_size::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`l2_cache_autoload_sct3_size::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
44pub struct L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC;
45impl crate::RegisterSpec for L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC {
46    type Ux = u32;
47}
48#[doc = "`read()` method returns [`l2_cache_autoload_sct3_size::R`](R) reader structure"]
49impl crate::Readable for L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC {}
50#[doc = "`write(|w| ..)` method takes [`l2_cache_autoload_sct3_size::W`](W) writer structure"]
51impl crate::Writable for L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC {
52    type Safety = crate::Unsafe;
53    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
54    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
55}
56#[doc = "`reset()` method sets L2_CACHE_AUTOLOAD_SCT3_SIZE to value 0"]
57impl crate::Resettable for L2_CACHE_AUTOLOAD_SCT3_SIZE_SPEC {
58    const RESET_VALUE: u32 = 0;
59}