esp32p4/mipi_dsi_host/
clkmgr_cfg.rs

1#[doc = "Register `CLKMGR_CFG` reader"]
2pub type R = crate::R<CLKMGR_CFG_SPEC>;
3#[doc = "Register `CLKMGR_CFG` writer"]
4pub type W = crate::W<CLKMGR_CFG_SPEC>;
5#[doc = "Field `TX_ESC_CLK_DIVISION` reader - NA"]
6pub type TX_ESC_CLK_DIVISION_R = crate::FieldReader;
7#[doc = "Field `TX_ESC_CLK_DIVISION` writer - NA"]
8pub type TX_ESC_CLK_DIVISION_W<'a, REG> = crate::FieldWriter<'a, REG, 8>;
9#[doc = "Field `TO_CLK_DIVISION` reader - NA"]
10pub type TO_CLK_DIVISION_R = crate::FieldReader;
11#[doc = "Field `TO_CLK_DIVISION` writer - NA"]
12pub type TO_CLK_DIVISION_W<'a, REG> = crate::FieldWriter<'a, REG, 8>;
13impl R {
14    #[doc = "Bits 0:7 - NA"]
15    #[inline(always)]
16    pub fn tx_esc_clk_division(&self) -> TX_ESC_CLK_DIVISION_R {
17        TX_ESC_CLK_DIVISION_R::new((self.bits & 0xff) as u8)
18    }
19    #[doc = "Bits 8:15 - NA"]
20    #[inline(always)]
21    pub fn to_clk_division(&self) -> TO_CLK_DIVISION_R {
22        TO_CLK_DIVISION_R::new(((self.bits >> 8) & 0xff) as u8)
23    }
24}
25#[cfg(feature = "impl-register-debug")]
26impl core::fmt::Debug for R {
27    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
28        f.debug_struct("CLKMGR_CFG")
29            .field(
30                "tx_esc_clk_division",
31                &format_args!("{}", self.tx_esc_clk_division().bits()),
32            )
33            .field(
34                "to_clk_division",
35                &format_args!("{}", self.to_clk_division().bits()),
36            )
37            .finish()
38    }
39}
40#[cfg(feature = "impl-register-debug")]
41impl core::fmt::Debug for crate::generic::Reg<CLKMGR_CFG_SPEC> {
42    fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
43        core::fmt::Debug::fmt(&self.read(), f)
44    }
45}
46impl W {
47    #[doc = "Bits 0:7 - NA"]
48    #[inline(always)]
49    #[must_use]
50    pub fn tx_esc_clk_division(&mut self) -> TX_ESC_CLK_DIVISION_W<CLKMGR_CFG_SPEC> {
51        TX_ESC_CLK_DIVISION_W::new(self, 0)
52    }
53    #[doc = "Bits 8:15 - NA"]
54    #[inline(always)]
55    #[must_use]
56    pub fn to_clk_division(&mut self) -> TO_CLK_DIVISION_W<CLKMGR_CFG_SPEC> {
57        TO_CLK_DIVISION_W::new(self, 8)
58    }
59}
60#[doc = "NA\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`clkmgr_cfg::R`](R).  You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`clkmgr_cfg::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
61pub struct CLKMGR_CFG_SPEC;
62impl crate::RegisterSpec for CLKMGR_CFG_SPEC {
63    type Ux = u32;
64}
65#[doc = "`read()` method returns [`clkmgr_cfg::R`](R) reader structure"]
66impl crate::Readable for CLKMGR_CFG_SPEC {}
67#[doc = "`write(|w| ..)` method takes [`clkmgr_cfg::W`](W) writer structure"]
68impl crate::Writable for CLKMGR_CFG_SPEC {
69    type Safety = crate::Unsafe;
70    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
71    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
72}
73#[doc = "`reset()` method sets CLKMGR_CFG to value 0"]
74impl crate::Resettable for CLKMGR_CFG_SPEC {
75    const RESET_VALUE: u32 = 0;
76}