1#[doc = "Register `SR` reader"]
2pub type R = crate::R<SR_SPEC>;
3#[doc = "Field `RESP_REC` reader - Represents the received ACK value in master mode or slave mode. 0: ACK, 1: NACK."]
4pub type RESP_REC_R = crate::BitReader;
5#[doc = "Field `SLAVE_RW` reader - Represents the transfer direction in slave mode,. 1: Master reads from slave, 0: Master writes to slave."]
6pub type SLAVE_RW_R = crate::BitReader;
7#[doc = "Field `ARB_LOST` reader - Represents whether the I2C controller loses control of SCL line. 0: No arbitration lost 1: Arbitration lost"]
8pub type ARB_LOST_R = crate::BitReader;
9#[doc = "Field `BUS_BUSY` reader - Represents the I2C bus state. 1: The I2C bus is busy transferring data, 0: The I2C bus is in idle state."]
10pub type BUS_BUSY_R = crate::BitReader;
11#[doc = "Field `SLAVE_ADDRESSED` reader - Represents whether the address sent by the master is equal to the address of the slave. Valid only when the module is configured as an I2C Slave. 0: Not equal 1: Equal"]
12pub type SLAVE_ADDRESSED_R = crate::BitReader;
13#[doc = "Field `RXFIFO_CNT` reader - Represents the number of data bytes to be sent."]
14pub type RXFIFO_CNT_R = crate::FieldReader;
15#[doc = "Field `STRETCH_CAUSE` reader - Represents the cause of SCL clocking stretching in slave mode. 0: Stretching SCL low when the master starts to read data. 1: Stretching SCL low when I2C TX FIFO is empty in slave mode. 2: Stretching SCL low when I2C RX FIFO is full in slave mode."]
16pub type STRETCH_CAUSE_R = crate::FieldReader;
17#[doc = "Field `TXFIFO_CNT` reader - Represents the number of data bytes received in RAM."]
18pub type TXFIFO_CNT_R = crate::FieldReader;
19#[doc = "Field `SCL_MAIN_STATE_LAST` reader - Represents the states of the I2C module state machine. 0: Idle, 1: Address shift, 2: ACK address, 3: Rx data, 4: Tx data, 5: Send ACK, 6: Wait ACK"]
20pub type SCL_MAIN_STATE_LAST_R = crate::FieldReader;
21#[doc = "Field `SCL_STATE_LAST` reader - Represents the states of the state machine used to produce SCL. 0: Idle, 1: Start, 2: Negative edge, 3: Low, 4: Positive edge, 5: High, 6: Stop"]
22pub type SCL_STATE_LAST_R = crate::FieldReader;
23impl R {
24 #[doc = "Bit 0 - Represents the received ACK value in master mode or slave mode. 0: ACK, 1: NACK."]
25 #[inline(always)]
26 pub fn resp_rec(&self) -> RESP_REC_R {
27 RESP_REC_R::new((self.bits & 1) != 0)
28 }
29 #[doc = "Bit 1 - Represents the transfer direction in slave mode,. 1: Master reads from slave, 0: Master writes to slave."]
30 #[inline(always)]
31 pub fn slave_rw(&self) -> SLAVE_RW_R {
32 SLAVE_RW_R::new(((self.bits >> 1) & 1) != 0)
33 }
34 #[doc = "Bit 3 - Represents whether the I2C controller loses control of SCL line. 0: No arbitration lost 1: Arbitration lost"]
35 #[inline(always)]
36 pub fn arb_lost(&self) -> ARB_LOST_R {
37 ARB_LOST_R::new(((self.bits >> 3) & 1) != 0)
38 }
39 #[doc = "Bit 4 - Represents the I2C bus state. 1: The I2C bus is busy transferring data, 0: The I2C bus is in idle state."]
40 #[inline(always)]
41 pub fn bus_busy(&self) -> BUS_BUSY_R {
42 BUS_BUSY_R::new(((self.bits >> 4) & 1) != 0)
43 }
44 #[doc = "Bit 5 - Represents whether the address sent by the master is equal to the address of the slave. Valid only when the module is configured as an I2C Slave. 0: Not equal 1: Equal"]
45 #[inline(always)]
46 pub fn slave_addressed(&self) -> SLAVE_ADDRESSED_R {
47 SLAVE_ADDRESSED_R::new(((self.bits >> 5) & 1) != 0)
48 }
49 #[doc = "Bits 8:13 - Represents the number of data bytes to be sent."]
50 #[inline(always)]
51 pub fn rxfifo_cnt(&self) -> RXFIFO_CNT_R {
52 RXFIFO_CNT_R::new(((self.bits >> 8) & 0x3f) as u8)
53 }
54 #[doc = "Bits 14:15 - Represents the cause of SCL clocking stretching in slave mode. 0: Stretching SCL low when the master starts to read data. 1: Stretching SCL low when I2C TX FIFO is empty in slave mode. 2: Stretching SCL low when I2C RX FIFO is full in slave mode."]
55 #[inline(always)]
56 pub fn stretch_cause(&self) -> STRETCH_CAUSE_R {
57 STRETCH_CAUSE_R::new(((self.bits >> 14) & 3) as u8)
58 }
59 #[doc = "Bits 18:23 - Represents the number of data bytes received in RAM."]
60 #[inline(always)]
61 pub fn txfifo_cnt(&self) -> TXFIFO_CNT_R {
62 TXFIFO_CNT_R::new(((self.bits >> 18) & 0x3f) as u8)
63 }
64 #[doc = "Bits 24:26 - Represents the states of the I2C module state machine. 0: Idle, 1: Address shift, 2: ACK address, 3: Rx data, 4: Tx data, 5: Send ACK, 6: Wait ACK"]
65 #[inline(always)]
66 pub fn scl_main_state_last(&self) -> SCL_MAIN_STATE_LAST_R {
67 SCL_MAIN_STATE_LAST_R::new(((self.bits >> 24) & 7) as u8)
68 }
69 #[doc = "Bits 28:30 - Represents the states of the state machine used to produce SCL. 0: Idle, 1: Start, 2: Negative edge, 3: Low, 4: Positive edge, 5: High, 6: Stop"]
70 #[inline(always)]
71 pub fn scl_state_last(&self) -> SCL_STATE_LAST_R {
72 SCL_STATE_LAST_R::new(((self.bits >> 28) & 7) as u8)
73 }
74}
75#[cfg(feature = "impl-register-debug")]
76impl core::fmt::Debug for R {
77 fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
78 f.debug_struct("SR")
79 .field("resp_rec", &format_args!("{}", self.resp_rec().bit()))
80 .field("slave_rw", &format_args!("{}", self.slave_rw().bit()))
81 .field("arb_lost", &format_args!("{}", self.arb_lost().bit()))
82 .field("bus_busy", &format_args!("{}", self.bus_busy().bit()))
83 .field(
84 "slave_addressed",
85 &format_args!("{}", self.slave_addressed().bit()),
86 )
87 .field("rxfifo_cnt", &format_args!("{}", self.rxfifo_cnt().bits()))
88 .field(
89 "stretch_cause",
90 &format_args!("{}", self.stretch_cause().bits()),
91 )
92 .field("txfifo_cnt", &format_args!("{}", self.txfifo_cnt().bits()))
93 .field(
94 "scl_main_state_last",
95 &format_args!("{}", self.scl_main_state_last().bits()),
96 )
97 .field(
98 "scl_state_last",
99 &format_args!("{}", self.scl_state_last().bits()),
100 )
101 .finish()
102 }
103}
104#[cfg(feature = "impl-register-debug")]
105impl core::fmt::Debug for crate::generic::Reg<SR_SPEC> {
106 fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
107 core::fmt::Debug::fmt(&self.read(), f)
108 }
109}
110#[doc = "Describe I2C work status.\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`sr::R`](R). See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
111pub struct SR_SPEC;
112impl crate::RegisterSpec for SR_SPEC {
113 type Ux = u32;
114}
115#[doc = "`read()` method returns [`sr::R`](R) reader structure"]
116impl crate::Readable for SR_SPEC {}
117#[doc = "`reset()` method sets SR to value 0xc000"]
118impl crate::Resettable for SR_SPEC {
119 const RESET_VALUE: u32 = 0xc000;
120}