esp32p4/h264_dma/in_ch/
ro_pd_conf.rs1#[doc = "Register `RO_PD_CONF` reader"]
2pub type R = crate::R<RO_PD_CONF_SPEC>;
3#[doc = "Register `RO_PD_CONF` writer"]
4pub type W = crate::W<RO_PD_CONF_SPEC>;
5#[doc = "Field `IN_RO_RAM_CLK_FO` reader - 1: Force to open the clock and bypass the gate-clock when accessing the RAM in DMA. 0: A gate-clock will be used when accessing the RAM in DMA."]
6pub type IN_RO_RAM_CLK_FO_R = crate::BitReader;
7#[doc = "Field `IN_RO_RAM_CLK_FO` writer - 1: Force to open the clock and bypass the gate-clock when accessing the RAM in DMA. 0: A gate-clock will be used when accessing the RAM in DMA."]
8pub type IN_RO_RAM_CLK_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
9impl R {
10 #[doc = "Bit 6 - 1: Force to open the clock and bypass the gate-clock when accessing the RAM in DMA. 0: A gate-clock will be used when accessing the RAM in DMA."]
11 #[inline(always)]
12 pub fn in_ro_ram_clk_fo(&self) -> IN_RO_RAM_CLK_FO_R {
13 IN_RO_RAM_CLK_FO_R::new(((self.bits >> 6) & 1) != 0)
14 }
15}
16#[cfg(feature = "impl-register-debug")]
17impl core::fmt::Debug for R {
18 fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
19 f.debug_struct("RO_PD_CONF")
20 .field(
21 "in_ro_ram_clk_fo",
22 &format_args!("{}", self.in_ro_ram_clk_fo().bit()),
23 )
24 .finish()
25 }
26}
27#[cfg(feature = "impl-register-debug")]
28impl core::fmt::Debug for crate::generic::Reg<RO_PD_CONF_SPEC> {
29 fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
30 core::fmt::Debug::fmt(&self.read(), f)
31 }
32}
33impl W {
34 #[doc = "Bit 6 - 1: Force to open the clock and bypass the gate-clock when accessing the RAM in DMA. 0: A gate-clock will be used when accessing the RAM in DMA."]
35 #[inline(always)]
36 #[must_use]
37 pub fn in_ro_ram_clk_fo(&mut self) -> IN_RO_RAM_CLK_FO_W<RO_PD_CONF_SPEC> {
38 IN_RO_RAM_CLK_FO_W::new(self, 6)
39 }
40}
41#[doc = "RX CHx reorder power config register. Available on CH0\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`ro_pd_conf::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`ro_pd_conf::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
42pub struct RO_PD_CONF_SPEC;
43impl crate::RegisterSpec for RO_PD_CONF_SPEC {
44 type Ux = u32;
45}
46#[doc = "`read()` method returns [`ro_pd_conf::R`](R) reader structure"]
47impl crate::Readable for RO_PD_CONF_SPEC {}
48#[doc = "`write(|w| ..)` method takes [`ro_pd_conf::W`](W) writer structure"]
49impl crate::Writable for RO_PD_CONF_SPEC {
50 type Safety = crate::Unsafe;
51 const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
52 const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
53}
54#[doc = "`reset()` method sets RO_PD_CONF to value 0"]
55impl crate::Resettable for RO_PD_CONF_SPEC {
56 const RESET_VALUE: u32 = 0;
57}