#[doc = "Register `UART0_PD_CTRL` reader"]
pub type R = crate::R<UART0_PD_CTRL_SPEC>;
#[doc = "Register `UART0_PD_CTRL` writer"]
pub type W = crate::W<UART0_PD_CTRL_SPEC>;
#[doc = "Field `UART0_MEM_FORCE_PU` reader - Set this bit to force power down UART0 memory."]
pub type UART0_MEM_FORCE_PU_R = crate::BitReader;
#[doc = "Field `UART0_MEM_FORCE_PU` writer - Set this bit to force power down UART0 memory."]
pub type UART0_MEM_FORCE_PU_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
#[doc = "Field `UART0_MEM_FORCE_PD` reader - Set this bit to force power up UART0 memory."]
pub type UART0_MEM_FORCE_PD_R = crate::BitReader;
#[doc = "Field `UART0_MEM_FORCE_PD` writer - Set this bit to force power up UART0 memory."]
pub type UART0_MEM_FORCE_PD_W<'a, REG, const O: u8> = crate::BitWriter<'a, REG, O>;
impl R {
#[doc = "Bit 1 - Set this bit to force power down UART0 memory."]
#[inline(always)]
pub fn uart0_mem_force_pu(&self) -> UART0_MEM_FORCE_PU_R {
UART0_MEM_FORCE_PU_R::new(((self.bits >> 1) & 1) != 0)
}
#[doc = "Bit 2 - Set this bit to force power up UART0 memory."]
#[inline(always)]
pub fn uart0_mem_force_pd(&self) -> UART0_MEM_FORCE_PD_R {
UART0_MEM_FORCE_PD_R::new(((self.bits >> 2) & 1) != 0)
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
f.debug_struct("UART0_PD_CTRL")
.field(
"uart0_mem_force_pu",
&format_args!("{}", self.uart0_mem_force_pu().bit()),
)
.field(
"uart0_mem_force_pd",
&format_args!("{}", self.uart0_mem_force_pd().bit()),
)
.finish()
}
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<UART0_PD_CTRL_SPEC> {
fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
self.read().fmt(f)
}
}
impl W {
#[doc = "Bit 1 - Set this bit to force power down UART0 memory."]
#[inline(always)]
#[must_use]
pub fn uart0_mem_force_pu(&mut self) -> UART0_MEM_FORCE_PU_W<UART0_PD_CTRL_SPEC, 1> {
UART0_MEM_FORCE_PU_W::new(self)
}
#[doc = "Bit 2 - Set this bit to force power up UART0 memory."]
#[inline(always)]
#[must_use]
pub fn uart0_mem_force_pd(&mut self) -> UART0_MEM_FORCE_PD_W<UART0_PD_CTRL_SPEC, 2> {
UART0_MEM_FORCE_PD_W::new(self)
}
#[doc = r" Writes raw bits to the register."]
#[doc = r""]
#[doc = r" # Safety"]
#[doc = r""]
#[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.bits = bits;
self
}
}
#[doc = "UART0 power control register\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`uart0_pd_ctrl::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`uart0_pd_ctrl::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct UART0_PD_CTRL_SPEC;
impl crate::RegisterSpec for UART0_PD_CTRL_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [`uart0_pd_ctrl::R`](R) reader structure"]
impl crate::Readable for UART0_PD_CTRL_SPEC {}
#[doc = "`write(|w| ..)` method takes [`uart0_pd_ctrl::W`](W) writer structure"]
impl crate::Writable for UART0_PD_CTRL_SPEC {
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets UART0_PD_CTRL to value 0x02"]
impl crate::Resettable for UART0_PD_CTRL_SPEC {
const RESET_VALUE: Self::Ux = 0x02;
}