esp32c6/extmem/
l1_icache3_preload_size.rs

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
#[doc = "Register `L1_ICACHE3_PRELOAD_SIZE` reader"]
pub type R = crate::R<L1_ICACHE3_PRELOAD_SIZE_SPEC>;
#[doc = "Field `L1_ICACHE3_PRELOAD_SIZE` reader - Those bits are used to configure the size of the first section of prelock on L1-ICache3, which should be used together with L1_ICACHE3_PRELOAD_ADDR_REG"]
pub type L1_ICACHE3_PRELOAD_SIZE_R = crate::FieldReader<u16>;
impl R {
    #[doc = "Bits 0:13 - Those bits are used to configure the size of the first section of prelock on L1-ICache3, which should be used together with L1_ICACHE3_PRELOAD_ADDR_REG"]
    #[inline(always)]
    pub fn l1_icache3_preload_size(&self) -> L1_ICACHE3_PRELOAD_SIZE_R {
        L1_ICACHE3_PRELOAD_SIZE_R::new((self.bits & 0x3fff) as u16)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("L1_ICACHE3_PRELOAD_SIZE")
            .field("l1_icache3_preload_size", &self.l1_icache3_preload_size())
            .finish()
    }
}
#[doc = "L1 instruction Cache 3 preload size configure register\n\nYou can [`read`](crate::Reg::read) this register and get [`l1_icache3_preload_size::R`](R). See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct L1_ICACHE3_PRELOAD_SIZE_SPEC;
impl crate::RegisterSpec for L1_ICACHE3_PRELOAD_SIZE_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`l1_icache3_preload_size::R`](R) reader structure"]
impl crate::Readable for L1_ICACHE3_PRELOAD_SIZE_SPEC {}
#[doc = "`reset()` method sets L1_ICACHE3_PRELOAD_SIZE to value 0"]
impl crate::Resettable for L1_ICACHE3_PRELOAD_SIZE_SPEC {
    const RESET_VALUE: u32 = 0;
}