esp32c6/extmem/
l1_dcache_acs_fail_addr.rs

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
#[doc = "Register `L1_DCACHE_ACS_FAIL_ADDR` reader"]
pub type R = crate::R<L1_DCACHE_ACS_FAIL_ADDR_SPEC>;
#[doc = "Field `L1_CACHE_FAIL_ADDR` reader - The register records the address of fail-access when cache accesses L1-Cache."]
pub type L1_CACHE_FAIL_ADDR_R = crate::FieldReader<u32>;
impl R {
    #[doc = "Bits 0:31 - The register records the address of fail-access when cache accesses L1-Cache."]
    #[inline(always)]
    pub fn l1_cache_fail_addr(&self) -> L1_CACHE_FAIL_ADDR_R {
        L1_CACHE_FAIL_ADDR_R::new(self.bits)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("L1_DCACHE_ACS_FAIL_ADDR")
            .field("l1_cache_fail_addr", &self.l1_cache_fail_addr())
            .finish()
    }
}
#[doc = "L1-Cache Access Fail Address information register\n\nYou can [`read`](crate::Reg::read) this register and get [`l1_dcache_acs_fail_addr::R`](R). See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct L1_DCACHE_ACS_FAIL_ADDR_SPEC;
impl crate::RegisterSpec for L1_DCACHE_ACS_FAIL_ADDR_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`l1_dcache_acs_fail_addr::R`](R) reader structure"]
impl crate::Readable for L1_DCACHE_ACS_FAIL_ADDR_SPEC {}
#[doc = "`reset()` method sets L1_DCACHE_ACS_FAIL_ADDR to value 0"]
impl crate::Resettable for L1_DCACHE_ACS_FAIL_ADDR_SPEC {
    const RESET_VALUE: u32 = 0;
}