1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
#[doc = "Register `CLK_CONF1_FORCE_ON` reader"]
pub type R = crate::R<CLK_CONF1_FORCE_ON_SPEC>;
#[doc = "Register `CLK_CONF1_FORCE_ON` writer"]
pub type W = crate::W<CLK_CONF1_FORCE_ON_SPEC>;
#[doc = "Field `CLK_WIFIBB_22M_FO` reader - "]
pub type CLK_WIFIBB_22M_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_22M_FO` writer - "]
pub type CLK_WIFIBB_22M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_40M_FO` reader - "]
pub type CLK_WIFIBB_40M_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_40M_FO` writer - "]
pub type CLK_WIFIBB_40M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_44M_FO` reader - "]
pub type CLK_WIFIBB_44M_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_44M_FO` writer - "]
pub type CLK_WIFIBB_44M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_80M_FO` reader - "]
pub type CLK_WIFIBB_80M_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_80M_FO` writer - "]
pub type CLK_WIFIBB_80M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_40X_FO` reader - "]
pub type CLK_WIFIBB_40X_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_40X_FO` writer - "]
pub type CLK_WIFIBB_40X_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_80X_FO` reader - "]
pub type CLK_WIFIBB_80X_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_80X_FO` writer - "]
pub type CLK_WIFIBB_80X_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_40X1_FO` reader - "]
pub type CLK_WIFIBB_40X1_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_40X1_FO` writer - "]
pub type CLK_WIFIBB_40X1_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_80X1_FO` reader - "]
pub type CLK_WIFIBB_80X1_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_80X1_FO` writer - "]
pub type CLK_WIFIBB_80X1_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_160X1_FO` reader - "]
pub type CLK_WIFIBB_160X1_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_160X1_FO` writer - "]
pub type CLK_WIFIBB_160X1_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIMAC_FO` reader - "]
pub type CLK_WIFIMAC_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIMAC_FO` writer - "]
pub type CLK_WIFIMAC_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFI_APB_FO` reader - "]
pub type CLK_WIFI_APB_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFI_APB_FO` writer - "]
pub type CLK_WIFI_APB_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_20M_FO` reader - "]
pub type CLK_FE_20M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_20M_FO` writer - "]
pub type CLK_FE_20M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_40M_FO` reader - "]
pub type CLK_FE_40M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_40M_FO` writer - "]
pub type CLK_FE_40M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_80M_FO` reader - "]
pub type CLK_FE_80M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_80M_FO` writer - "]
pub type CLK_FE_80M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_160M_FO` reader - "]
pub type CLK_FE_160M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_160M_FO` writer - "]
pub type CLK_FE_160M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_CAL_160M_FO` reader - "]
pub type CLK_FE_CAL_160M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_CAL_160M_FO` writer - "]
pub type CLK_FE_CAL_160M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_APB_FO` reader - "]
pub type CLK_FE_APB_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_APB_FO` writer - "]
pub type CLK_FE_APB_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_BT_APB_FO` reader - "]
pub type CLK_BT_APB_FO_R = crate::BitReader;
#[doc = "Field `CLK_BT_APB_FO` writer - "]
pub type CLK_BT_APB_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_BT_FO` reader - "]
pub type CLK_BT_FO_R = crate::BitReader;
#[doc = "Field `CLK_BT_FO` writer - "]
pub type CLK_BT_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_WIFIBB_480M_FO` reader - "]
pub type CLK_WIFIBB_480M_FO_R = crate::BitReader;
#[doc = "Field `CLK_WIFIBB_480M_FO` writer - "]
pub type CLK_WIFIBB_480M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_480M_FO` reader - "]
pub type CLK_FE_480M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_480M_FO` writer - "]
pub type CLK_FE_480M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_ANAMODE_40M_FO` reader - "]
pub type CLK_FE_ANAMODE_40M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_ANAMODE_40M_FO` writer - "]
pub type CLK_FE_ANAMODE_40M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_ANAMODE_80M_FO` reader - "]
pub type CLK_FE_ANAMODE_80M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_ANAMODE_80M_FO` writer - "]
pub type CLK_FE_ANAMODE_80M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
#[doc = "Field `CLK_FE_ANAMODE_160M_FO` reader - "]
pub type CLK_FE_ANAMODE_160M_FO_R = crate::BitReader;
#[doc = "Field `CLK_FE_ANAMODE_160M_FO` writer - "]
pub type CLK_FE_ANAMODE_160M_FO_W<'a, REG> = crate::BitWriter<'a, REG>;
impl R {
    #[doc = "Bit 0"]
    #[inline(always)]
    pub fn clk_wifibb_22m_fo(&self) -> CLK_WIFIBB_22M_FO_R {
        CLK_WIFIBB_22M_FO_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1"]
    #[inline(always)]
    pub fn clk_wifibb_40m_fo(&self) -> CLK_WIFIBB_40M_FO_R {
        CLK_WIFIBB_40M_FO_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bit 2"]
    #[inline(always)]
    pub fn clk_wifibb_44m_fo(&self) -> CLK_WIFIBB_44M_FO_R {
        CLK_WIFIBB_44M_FO_R::new(((self.bits >> 2) & 1) != 0)
    }
    #[doc = "Bit 3"]
    #[inline(always)]
    pub fn clk_wifibb_80m_fo(&self) -> CLK_WIFIBB_80M_FO_R {
        CLK_WIFIBB_80M_FO_R::new(((self.bits >> 3) & 1) != 0)
    }
    #[doc = "Bit 4"]
    #[inline(always)]
    pub fn clk_wifibb_40x_fo(&self) -> CLK_WIFIBB_40X_FO_R {
        CLK_WIFIBB_40X_FO_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 5"]
    #[inline(always)]
    pub fn clk_wifibb_80x_fo(&self) -> CLK_WIFIBB_80X_FO_R {
        CLK_WIFIBB_80X_FO_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 6"]
    #[inline(always)]
    pub fn clk_wifibb_40x1_fo(&self) -> CLK_WIFIBB_40X1_FO_R {
        CLK_WIFIBB_40X1_FO_R::new(((self.bits >> 6) & 1) != 0)
    }
    #[doc = "Bit 7"]
    #[inline(always)]
    pub fn clk_wifibb_80x1_fo(&self) -> CLK_WIFIBB_80X1_FO_R {
        CLK_WIFIBB_80X1_FO_R::new(((self.bits >> 7) & 1) != 0)
    }
    #[doc = "Bit 8"]
    #[inline(always)]
    pub fn clk_wifibb_160x1_fo(&self) -> CLK_WIFIBB_160X1_FO_R {
        CLK_WIFIBB_160X1_FO_R::new(((self.bits >> 8) & 1) != 0)
    }
    #[doc = "Bit 9"]
    #[inline(always)]
    pub fn clk_wifimac_fo(&self) -> CLK_WIFIMAC_FO_R {
        CLK_WIFIMAC_FO_R::new(((self.bits >> 9) & 1) != 0)
    }
    #[doc = "Bit 10"]
    #[inline(always)]
    pub fn clk_wifi_apb_fo(&self) -> CLK_WIFI_APB_FO_R {
        CLK_WIFI_APB_FO_R::new(((self.bits >> 10) & 1) != 0)
    }
    #[doc = "Bit 11"]
    #[inline(always)]
    pub fn clk_fe_20m_fo(&self) -> CLK_FE_20M_FO_R {
        CLK_FE_20M_FO_R::new(((self.bits >> 11) & 1) != 0)
    }
    #[doc = "Bit 12"]
    #[inline(always)]
    pub fn clk_fe_40m_fo(&self) -> CLK_FE_40M_FO_R {
        CLK_FE_40M_FO_R::new(((self.bits >> 12) & 1) != 0)
    }
    #[doc = "Bit 13"]
    #[inline(always)]
    pub fn clk_fe_80m_fo(&self) -> CLK_FE_80M_FO_R {
        CLK_FE_80M_FO_R::new(((self.bits >> 13) & 1) != 0)
    }
    #[doc = "Bit 14"]
    #[inline(always)]
    pub fn clk_fe_160m_fo(&self) -> CLK_FE_160M_FO_R {
        CLK_FE_160M_FO_R::new(((self.bits >> 14) & 1) != 0)
    }
    #[doc = "Bit 15"]
    #[inline(always)]
    pub fn clk_fe_cal_160m_fo(&self) -> CLK_FE_CAL_160M_FO_R {
        CLK_FE_CAL_160M_FO_R::new(((self.bits >> 15) & 1) != 0)
    }
    #[doc = "Bit 16"]
    #[inline(always)]
    pub fn clk_fe_apb_fo(&self) -> CLK_FE_APB_FO_R {
        CLK_FE_APB_FO_R::new(((self.bits >> 16) & 1) != 0)
    }
    #[doc = "Bit 17"]
    #[inline(always)]
    pub fn clk_bt_apb_fo(&self) -> CLK_BT_APB_FO_R {
        CLK_BT_APB_FO_R::new(((self.bits >> 17) & 1) != 0)
    }
    #[doc = "Bit 18"]
    #[inline(always)]
    pub fn clk_bt_fo(&self) -> CLK_BT_FO_R {
        CLK_BT_FO_R::new(((self.bits >> 18) & 1) != 0)
    }
    #[doc = "Bit 19"]
    #[inline(always)]
    pub fn clk_wifibb_480m_fo(&self) -> CLK_WIFIBB_480M_FO_R {
        CLK_WIFIBB_480M_FO_R::new(((self.bits >> 19) & 1) != 0)
    }
    #[doc = "Bit 20"]
    #[inline(always)]
    pub fn clk_fe_480m_fo(&self) -> CLK_FE_480M_FO_R {
        CLK_FE_480M_FO_R::new(((self.bits >> 20) & 1) != 0)
    }
    #[doc = "Bit 21"]
    #[inline(always)]
    pub fn clk_fe_anamode_40m_fo(&self) -> CLK_FE_ANAMODE_40M_FO_R {
        CLK_FE_ANAMODE_40M_FO_R::new(((self.bits >> 21) & 1) != 0)
    }
    #[doc = "Bit 22"]
    #[inline(always)]
    pub fn clk_fe_anamode_80m_fo(&self) -> CLK_FE_ANAMODE_80M_FO_R {
        CLK_FE_ANAMODE_80M_FO_R::new(((self.bits >> 22) & 1) != 0)
    }
    #[doc = "Bit 23"]
    #[inline(always)]
    pub fn clk_fe_anamode_160m_fo(&self) -> CLK_FE_ANAMODE_160M_FO_R {
        CLK_FE_ANAMODE_160M_FO_R::new(((self.bits >> 23) & 1) != 0)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("CLK_CONF1_FORCE_ON")
            .field("clk_wifibb_22m_fo", &self.clk_wifibb_22m_fo())
            .field("clk_wifibb_40m_fo", &self.clk_wifibb_40m_fo())
            .field("clk_wifibb_44m_fo", &self.clk_wifibb_44m_fo())
            .field("clk_wifibb_80m_fo", &self.clk_wifibb_80m_fo())
            .field("clk_wifibb_40x_fo", &self.clk_wifibb_40x_fo())
            .field("clk_wifibb_80x_fo", &self.clk_wifibb_80x_fo())
            .field("clk_wifibb_40x1_fo", &self.clk_wifibb_40x1_fo())
            .field("clk_wifibb_80x1_fo", &self.clk_wifibb_80x1_fo())
            .field("clk_wifibb_160x1_fo", &self.clk_wifibb_160x1_fo())
            .field("clk_wifimac_fo", &self.clk_wifimac_fo())
            .field("clk_wifi_apb_fo", &self.clk_wifi_apb_fo())
            .field("clk_fe_20m_fo", &self.clk_fe_20m_fo())
            .field("clk_fe_40m_fo", &self.clk_fe_40m_fo())
            .field("clk_fe_80m_fo", &self.clk_fe_80m_fo())
            .field("clk_fe_160m_fo", &self.clk_fe_160m_fo())
            .field("clk_fe_cal_160m_fo", &self.clk_fe_cal_160m_fo())
            .field("clk_fe_apb_fo", &self.clk_fe_apb_fo())
            .field("clk_bt_apb_fo", &self.clk_bt_apb_fo())
            .field("clk_bt_fo", &self.clk_bt_fo())
            .field("clk_wifibb_480m_fo", &self.clk_wifibb_480m_fo())
            .field("clk_fe_480m_fo", &self.clk_fe_480m_fo())
            .field("clk_fe_anamode_40m_fo", &self.clk_fe_anamode_40m_fo())
            .field("clk_fe_anamode_80m_fo", &self.clk_fe_anamode_80m_fo())
            .field("clk_fe_anamode_160m_fo", &self.clk_fe_anamode_160m_fo())
            .finish()
    }
}
impl W {
    #[doc = "Bit 0"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_22m_fo(&mut self) -> CLK_WIFIBB_22M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_22M_FO_W::new(self, 0)
    }
    #[doc = "Bit 1"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_40m_fo(&mut self) -> CLK_WIFIBB_40M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_40M_FO_W::new(self, 1)
    }
    #[doc = "Bit 2"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_44m_fo(&mut self) -> CLK_WIFIBB_44M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_44M_FO_W::new(self, 2)
    }
    #[doc = "Bit 3"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_80m_fo(&mut self) -> CLK_WIFIBB_80M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_80M_FO_W::new(self, 3)
    }
    #[doc = "Bit 4"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_40x_fo(&mut self) -> CLK_WIFIBB_40X_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_40X_FO_W::new(self, 4)
    }
    #[doc = "Bit 5"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_80x_fo(&mut self) -> CLK_WIFIBB_80X_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_80X_FO_W::new(self, 5)
    }
    #[doc = "Bit 6"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_40x1_fo(&mut self) -> CLK_WIFIBB_40X1_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_40X1_FO_W::new(self, 6)
    }
    #[doc = "Bit 7"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_80x1_fo(&mut self) -> CLK_WIFIBB_80X1_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_80X1_FO_W::new(self, 7)
    }
    #[doc = "Bit 8"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_160x1_fo(&mut self) -> CLK_WIFIBB_160X1_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_160X1_FO_W::new(self, 8)
    }
    #[doc = "Bit 9"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifimac_fo(&mut self) -> CLK_WIFIMAC_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIMAC_FO_W::new(self, 9)
    }
    #[doc = "Bit 10"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifi_apb_fo(&mut self) -> CLK_WIFI_APB_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFI_APB_FO_W::new(self, 10)
    }
    #[doc = "Bit 11"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_20m_fo(&mut self) -> CLK_FE_20M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_20M_FO_W::new(self, 11)
    }
    #[doc = "Bit 12"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_40m_fo(&mut self) -> CLK_FE_40M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_40M_FO_W::new(self, 12)
    }
    #[doc = "Bit 13"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_80m_fo(&mut self) -> CLK_FE_80M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_80M_FO_W::new(self, 13)
    }
    #[doc = "Bit 14"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_160m_fo(&mut self) -> CLK_FE_160M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_160M_FO_W::new(self, 14)
    }
    #[doc = "Bit 15"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_cal_160m_fo(&mut self) -> CLK_FE_CAL_160M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_CAL_160M_FO_W::new(self, 15)
    }
    #[doc = "Bit 16"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_apb_fo(&mut self) -> CLK_FE_APB_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_APB_FO_W::new(self, 16)
    }
    #[doc = "Bit 17"]
    #[inline(always)]
    #[must_use]
    pub fn clk_bt_apb_fo(&mut self) -> CLK_BT_APB_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_BT_APB_FO_W::new(self, 17)
    }
    #[doc = "Bit 18"]
    #[inline(always)]
    #[must_use]
    pub fn clk_bt_fo(&mut self) -> CLK_BT_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_BT_FO_W::new(self, 18)
    }
    #[doc = "Bit 19"]
    #[inline(always)]
    #[must_use]
    pub fn clk_wifibb_480m_fo(&mut self) -> CLK_WIFIBB_480M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_WIFIBB_480M_FO_W::new(self, 19)
    }
    #[doc = "Bit 20"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_480m_fo(&mut self) -> CLK_FE_480M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_480M_FO_W::new(self, 20)
    }
    #[doc = "Bit 21"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_anamode_40m_fo(&mut self) -> CLK_FE_ANAMODE_40M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_ANAMODE_40M_FO_W::new(self, 21)
    }
    #[doc = "Bit 22"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_anamode_80m_fo(&mut self) -> CLK_FE_ANAMODE_80M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_ANAMODE_80M_FO_W::new(self, 22)
    }
    #[doc = "Bit 23"]
    #[inline(always)]
    #[must_use]
    pub fn clk_fe_anamode_160m_fo(&mut self) -> CLK_FE_ANAMODE_160M_FO_W<CLK_CONF1_FORCE_ON_SPEC> {
        CLK_FE_ANAMODE_160M_FO_W::new(self, 23)
    }
}
#[doc = "\n\nYou can [`read`](crate::Reg::read) this register and get [`clk_conf1_force_on::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`clk_conf1_force_on::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct CLK_CONF1_FORCE_ON_SPEC;
impl crate::RegisterSpec for CLK_CONF1_FORCE_ON_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`clk_conf1_force_on::R`](R) reader structure"]
impl crate::Readable for CLK_CONF1_FORCE_ON_SPEC {}
#[doc = "`write(|w| ..)` method takes [`clk_conf1_force_on::W`](W) writer structure"]
impl crate::Writable for CLK_CONF1_FORCE_ON_SPEC {
    type Safety = crate::Unsafe;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets CLK_CONF1_FORCE_ON to value 0"]
impl crate::Resettable for CLK_CONF1_FORCE_ON_SPEC {
    const RESET_VALUE: u32 = 0;
}