esp32c6_lp/lp_timer/
int_clr.rs1#[doc = "Register `INT_CLR` writer"]
2pub type W = crate::W<INT_CLR_SPEC>;
3#[doc = "Field `OVERFLOW` writer - need_des"]
4pub type OVERFLOW_W<'a, REG> = crate::BitWriter1C<'a, REG>;
5#[doc = "Field `SOC_WAKEUP` writer - need_des"]
6pub type SOC_WAKEUP_W<'a, REG> = crate::BitWriter1C<'a, REG>;
7#[cfg(feature = "impl-register-debug")]
8impl core::fmt::Debug for crate::generic::Reg<INT_CLR_SPEC> {
9 fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
10 write!(f, "(not readable)")
11 }
12}
13impl W {
14 #[doc = "Bit 30 - need_des"]
15 #[inline(always)]
16 #[must_use]
17 pub fn overflow(&mut self) -> OVERFLOW_W<INT_CLR_SPEC> {
18 OVERFLOW_W::new(self, 30)
19 }
20 #[doc = "Bit 31 - need_des"]
21 #[inline(always)]
22 #[must_use]
23 pub fn soc_wakeup(&mut self) -> SOC_WAKEUP_W<INT_CLR_SPEC> {
24 SOC_WAKEUP_W::new(self, 31)
25 }
26}
27#[doc = "need_des\n\nYou can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`int_clr::W`](W). See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
28pub struct INT_CLR_SPEC;
29impl crate::RegisterSpec for INT_CLR_SPEC {
30 type Ux = u32;
31}
32#[doc = "`write(|w| ..)` method takes [`int_clr::W`](W) writer structure"]
33impl crate::Writable for INT_CLR_SPEC {
34 type Safety = crate::Unsafe;
35 const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
36 const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0xc000_0000;
37}
38#[doc = "`reset()` method sets INT_CLR to value 0"]
39impl crate::Resettable for INT_CLR_SPEC {
40 const RESET_VALUE: u32 = 0;
41}