esp32c3/extmem/
icache_lock_addr.rs

1#[doc = "Register `ICACHE_LOCK_ADDR` reader"]
2pub type R = crate::R<ICACHE_LOCK_ADDR_SPEC>;
3#[doc = "Register `ICACHE_LOCK_ADDR` writer"]
4pub type W = crate::W<ICACHE_LOCK_ADDR_SPEC>;
5#[doc = "Field `ICACHE_LOCK_ADDR` reader - The bits are used to configure the start virtual address for lock operations. It should be combined with ICACHE_LOCK_SIZE_REG."]
6pub type ICACHE_LOCK_ADDR_R = crate::FieldReader<u32>;
7#[doc = "Field `ICACHE_LOCK_ADDR` writer - The bits are used to configure the start virtual address for lock operations. It should be combined with ICACHE_LOCK_SIZE_REG."]
8pub type ICACHE_LOCK_ADDR_W<'a, REG> = crate::FieldWriter<'a, REG, 32, u32>;
9impl R {
10    #[doc = "Bits 0:31 - The bits are used to configure the start virtual address for lock operations. It should be combined with ICACHE_LOCK_SIZE_REG."]
11    #[inline(always)]
12    pub fn icache_lock_addr(&self) -> ICACHE_LOCK_ADDR_R {
13        ICACHE_LOCK_ADDR_R::new(self.bits)
14    }
15}
16#[cfg(feature = "impl-register-debug")]
17impl core::fmt::Debug for R {
18    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
19        f.debug_struct("ICACHE_LOCK_ADDR")
20            .field("icache_lock_addr", &self.icache_lock_addr())
21            .finish()
22    }
23}
24impl W {
25    #[doc = "Bits 0:31 - The bits are used to configure the start virtual address for lock operations. It should be combined with ICACHE_LOCK_SIZE_REG."]
26    #[inline(always)]
27    pub fn icache_lock_addr(&mut self) -> ICACHE_LOCK_ADDR_W<ICACHE_LOCK_ADDR_SPEC> {
28        ICACHE_LOCK_ADDR_W::new(self, 0)
29    }
30}
31#[doc = "This description will be updated in the near future.\n\nYou can [`read`](crate::Reg::read) this register and get [`icache_lock_addr::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`icache_lock_addr::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
32pub struct ICACHE_LOCK_ADDR_SPEC;
33impl crate::RegisterSpec for ICACHE_LOCK_ADDR_SPEC {
34    type Ux = u32;
35}
36#[doc = "`read()` method returns [`icache_lock_addr::R`](R) reader structure"]
37impl crate::Readable for ICACHE_LOCK_ADDR_SPEC {}
38#[doc = "`write(|w| ..)` method takes [`icache_lock_addr::W`](W) writer structure"]
39impl crate::Writable for ICACHE_LOCK_ADDR_SPEC {
40    type Safety = crate::Unsafe;
41    const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
42    const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
43}
44#[doc = "`reset()` method sets ICACHE_LOCK_ADDR to value 0"]
45impl crate::Resettable for ICACHE_LOCK_ADDR_SPEC {
46    const RESET_VALUE: u32 = 0;
47}