1#[doc = "Register `INT_CLR` writer"]
2pub type W = crate::W<INT_CLR_SPEC>;
3#[doc = "Field `READ_DONE` writer - The clear signal for read_done interrupt."]
4pub type READ_DONE_W<'a, REG> = crate::BitWriter1C<'a, REG>;
5#[doc = "Field `PGM_DONE` writer - The clear signal for pgm_done interrupt."]
6pub type PGM_DONE_W<'a, REG> = crate::BitWriter1C<'a, REG>;
7#[cfg(feature = "impl-register-debug")]
8impl core::fmt::Debug for crate::generic::Reg<INT_CLR_SPEC> {
9 fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
10 write!(f, "(not readable)")
11 }
12}
13impl W {
14 #[doc = "Bit 0 - The clear signal for read_done interrupt."]
15 #[inline(always)]
16 pub fn read_done(&mut self) -> READ_DONE_W<INT_CLR_SPEC> {
17 READ_DONE_W::new(self, 0)
18 }
19 #[doc = "Bit 1 - The clear signal for pgm_done interrupt."]
20 #[inline(always)]
21 pub fn pgm_done(&mut self) -> PGM_DONE_W<INT_CLR_SPEC> {
22 PGM_DONE_W::new(self, 1)
23 }
24}
25#[doc = "eFuse interrupt clear register.\n\nYou can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`int_clr::W`](W). See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
26pub struct INT_CLR_SPEC;
27impl crate::RegisterSpec for INT_CLR_SPEC {
28 type Ux = u32;
29}
30#[doc = "`write(|w| ..)` method takes [`int_clr::W`](W) writer structure"]
31impl crate::Writable for INT_CLR_SPEC {
32 type Safety = crate::Unsafe;
33 const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
34 const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0x03;
35}
36#[doc = "`reset()` method sets INT_CLR to value 0"]
37impl crate::Resettable for INT_CLR_SPEC {
38 const RESET_VALUE: u32 = 0;
39}