1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
#[doc = "Register `HUNG_CONF` reader"]
pub struct R(crate::R<HUNG_CONF_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<HUNG_CONF_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<HUNG_CONF_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<HUNG_CONF_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `HUNG_CONF` writer"]
pub struct W(crate::W<HUNG_CONF_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<HUNG_CONF_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<HUNG_CONF_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<HUNG_CONF_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `TXFIFO_TIMEOUT` reader - a"]
pub type TXFIFO_TIMEOUT_R = crate::FieldReader<u8, u8>;
#[doc = "Field `TXFIFO_TIMEOUT` writer - a"]
pub type TXFIFO_TIMEOUT_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, HUNG_CONF_SPEC, u8, u8, 8, O>;
#[doc = "Field `TXFIFO_TIMEOUT_SHIFT` reader - a"]
pub type TXFIFO_TIMEOUT_SHIFT_R = crate::FieldReader<u8, u8>;
#[doc = "Field `TXFIFO_TIMEOUT_SHIFT` writer - a"]
pub type TXFIFO_TIMEOUT_SHIFT_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, HUNG_CONF_SPEC, u8, u8, 3, O>;
#[doc = "Field `TXFIFO_TIMEOUT_ENA` reader - a"]
pub type TXFIFO_TIMEOUT_ENA_R = crate::BitReader<bool>;
#[doc = "Field `TXFIFO_TIMEOUT_ENA` writer - a"]
pub type TXFIFO_TIMEOUT_ENA_W<'a, const O: u8> = crate::BitWriter<'a, u32, HUNG_CONF_SPEC, bool, O>;
#[doc = "Field `RXFIFO_TIMEOUT` reader - a"]
pub type RXFIFO_TIMEOUT_R = crate::FieldReader<u8, u8>;
#[doc = "Field `RXFIFO_TIMEOUT` writer - a"]
pub type RXFIFO_TIMEOUT_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, HUNG_CONF_SPEC, u8, u8, 8, O>;
#[doc = "Field `RXFIFO_TIMEOUT_SHIFT` reader - a"]
pub type RXFIFO_TIMEOUT_SHIFT_R = crate::FieldReader<u8, u8>;
#[doc = "Field `RXFIFO_TIMEOUT_SHIFT` writer - a"]
pub type RXFIFO_TIMEOUT_SHIFT_W<'a, const O: u8> =
crate::FieldWriter<'a, u32, HUNG_CONF_SPEC, u8, u8, 3, O>;
#[doc = "Field `RXFIFO_TIMEOUT_ENA` reader - a"]
pub type RXFIFO_TIMEOUT_ENA_R = crate::BitReader<bool>;
#[doc = "Field `RXFIFO_TIMEOUT_ENA` writer - a"]
pub type RXFIFO_TIMEOUT_ENA_W<'a, const O: u8> = crate::BitWriter<'a, u32, HUNG_CONF_SPEC, bool, O>;
impl R {
#[doc = "Bits 0:7 - a"]
#[inline(always)]
pub fn txfifo_timeout(&self) -> TXFIFO_TIMEOUT_R {
TXFIFO_TIMEOUT_R::new((self.bits & 0xff) as u8)
}
#[doc = "Bits 8:10 - a"]
#[inline(always)]
pub fn txfifo_timeout_shift(&self) -> TXFIFO_TIMEOUT_SHIFT_R {
TXFIFO_TIMEOUT_SHIFT_R::new(((self.bits >> 8) & 7) as u8)
}
#[doc = "Bit 11 - a"]
#[inline(always)]
pub fn txfifo_timeout_ena(&self) -> TXFIFO_TIMEOUT_ENA_R {
TXFIFO_TIMEOUT_ENA_R::new(((self.bits >> 11) & 1) != 0)
}
#[doc = "Bits 12:19 - a"]
#[inline(always)]
pub fn rxfifo_timeout(&self) -> RXFIFO_TIMEOUT_R {
RXFIFO_TIMEOUT_R::new(((self.bits >> 12) & 0xff) as u8)
}
#[doc = "Bits 20:22 - a"]
#[inline(always)]
pub fn rxfifo_timeout_shift(&self) -> RXFIFO_TIMEOUT_SHIFT_R {
RXFIFO_TIMEOUT_SHIFT_R::new(((self.bits >> 20) & 7) as u8)
}
#[doc = "Bit 23 - a"]
#[inline(always)]
pub fn rxfifo_timeout_ena(&self) -> RXFIFO_TIMEOUT_ENA_R {
RXFIFO_TIMEOUT_ENA_R::new(((self.bits >> 23) & 1) != 0)
}
}
impl W {
#[doc = "Bits 0:7 - a"]
#[inline(always)]
pub fn txfifo_timeout(&mut self) -> TXFIFO_TIMEOUT_W<0> {
TXFIFO_TIMEOUT_W::new(self)
}
#[doc = "Bits 8:10 - a"]
#[inline(always)]
pub fn txfifo_timeout_shift(&mut self) -> TXFIFO_TIMEOUT_SHIFT_W<8> {
TXFIFO_TIMEOUT_SHIFT_W::new(self)
}
#[doc = "Bit 11 - a"]
#[inline(always)]
pub fn txfifo_timeout_ena(&mut self) -> TXFIFO_TIMEOUT_ENA_W<11> {
TXFIFO_TIMEOUT_ENA_W::new(self)
}
#[doc = "Bits 12:19 - a"]
#[inline(always)]
pub fn rxfifo_timeout(&mut self) -> RXFIFO_TIMEOUT_W<12> {
RXFIFO_TIMEOUT_W::new(self)
}
#[doc = "Bits 20:22 - a"]
#[inline(always)]
pub fn rxfifo_timeout_shift(&mut self) -> RXFIFO_TIMEOUT_SHIFT_W<20> {
RXFIFO_TIMEOUT_SHIFT_W::new(self)
}
#[doc = "Bit 23 - a"]
#[inline(always)]
pub fn rxfifo_timeout_ena(&mut self) -> RXFIFO_TIMEOUT_ENA_W<23> {
RXFIFO_TIMEOUT_ENA_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "a\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [hung_conf](index.html) module"]
pub struct HUNG_CONF_SPEC;
impl crate::RegisterSpec for HUNG_CONF_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [hung_conf::R](R) reader structure"]
impl crate::Readable for HUNG_CONF_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [hung_conf::W](W) writer structure"]
impl crate::Writable for HUNG_CONF_SPEC {
type Writer = W;
}
#[doc = "`reset()` method sets HUNG_CONF to value 0x0081_0810"]
impl crate::Resettable for HUNG_CONF_SPEC {
#[inline(always)]
fn reset_value() -> Self::Ux {
0x0081_0810
}
}