Expand description
SPI input delay mode configuration
Structs§
- DIN_
MODE_ SPEC - SPI input delay mode configuration
Type Aliases§
- DIN0_
MODE_ R - Field
DIN0_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - DIN1_
MODE_ R - Field
DIN1_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - DIN2_
MODE_ R - Field
DIN2_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - DIN3_
MODE_ R - Field
DIN3_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - DIN4_
MODE_ R - Field
DIN4_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - DIN5_
MODE_ R - Field
DIN5_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - DIN6_
MODE_ R - Field
DIN6_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - DIN7_
MODE_ R - Field
DIN7_MODE
reader - the input signals are delayed by SPI module clock cycles, 0: input without delayed, 1: input with the posedge of clk_apb,2 input with the negedge of clk_apb, 3: input with the spi_clk. Can be configured in CONF state. - R
- Register
DIN_MODE
reader - TIMING_
HCLK_ ACTIVE_ R - Field
TIMING_HCLK_ACTIVE
reader - 1:enable hclk in SPI input timing module. 0: disable it. Can be configured in CONF state.