Expand description
SPI0 control2 register.
Structs§
- CTRL2_
SPEC - SPI0 control2 register.
Type Aliases§
- CS_
HOLD_ DELAY_ R - Field
CS_HOLD_DELAY
reader - These bits are used to set the minimum CS high time tSHSL between SPI burst transfer when accesses to flash. tSHSL is (SPI_MEM_CS_HOLD_DELAY[5:0] + 1) MSPI core clock cycles. - CS_
HOLD_ DELAY_ W - Field
CS_HOLD_DELAY
writer - These bits are used to set the minimum CS high time tSHSL between SPI burst transfer when accesses to flash. tSHSL is (SPI_MEM_CS_HOLD_DELAY[5:0] + 1) MSPI core clock cycles. - CS_
HOLD_ TIME_ R - Field
CS_HOLD_TIME
reader - Spi cs signal is delayed to inactive by spi clock this bits are combined with spi_mem_cs_hold bit. - CS_
HOLD_ TIME_ W - Field
CS_HOLD_TIME
writer - Spi cs signal is delayed to inactive by spi clock this bits are combined with spi_mem_cs_hold bit. - CS_
SETUP_ TIME_ R - Field
CS_SETUP_TIME
reader - (cycles-1) of prepare phase by spi clock this bits are combined with spi_mem_cs_setup bit. - CS_
SETUP_ TIME_ W - Field
CS_SETUP_TIME
writer - (cycles-1) of prepare phase by spi clock this bits are combined with spi_mem_cs_setup bit. - R
- Register
CTRL2
reader - SYNC_
RESET_ W - Field
SYNC_RESET
writer - The FSM will be reset. - W
- Register
CTRL2
writer