esp32/dport/
appcpu_ctrl_d.rs

1#[doc = "Register `APPCPU_CTRL_D` reader"]
2pub type R = crate::R<APPCPU_CTRL_D_SPEC>;
3#[doc = "Register `APPCPU_CTRL_D` writer"]
4pub type W = crate::W<APPCPU_CTRL_D_SPEC>;
5#[doc = "Field `APPCPU_BOOT_ADDR` reader - "]
6pub type APPCPU_BOOT_ADDR_R = crate::FieldReader<u32>;
7#[doc = "Field `APPCPU_BOOT_ADDR` writer - "]
8pub type APPCPU_BOOT_ADDR_W<'a, REG> = crate::FieldWriter<'a, REG, 32, u32>;
9impl R {
10    #[doc = "Bits 0:31"]
11    #[inline(always)]
12    pub fn appcpu_boot_addr(&self) -> APPCPU_BOOT_ADDR_R {
13        APPCPU_BOOT_ADDR_R::new(self.bits)
14    }
15}
16#[cfg(feature = "impl-register-debug")]
17impl core::fmt::Debug for R {
18    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
19        f.debug_struct("APPCPU_CTRL_D")
20            .field("appcpu_boot_addr", &self.appcpu_boot_addr())
21            .finish()
22    }
23}
24impl W {
25    #[doc = "Bits 0:31"]
26    #[inline(always)]
27    pub fn appcpu_boot_addr(&mut self) -> APPCPU_BOOT_ADDR_W<APPCPU_CTRL_D_SPEC> {
28        APPCPU_BOOT_ADDR_W::new(self, 0)
29    }
30}
31#[doc = "\n\nYou can [`read`](crate::Reg::read) this register and get [`appcpu_ctrl_d::R`](R). You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`appcpu_ctrl_d::W`](W). You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
32pub struct APPCPU_CTRL_D_SPEC;
33impl crate::RegisterSpec for APPCPU_CTRL_D_SPEC {
34    type Ux = u32;
35}
36#[doc = "`read()` method returns [`appcpu_ctrl_d::R`](R) reader structure"]
37impl crate::Readable for APPCPU_CTRL_D_SPEC {}
38#[doc = "`write(|w| ..)` method takes [`appcpu_ctrl_d::W`](W) writer structure"]
39impl crate::Writable for APPCPU_CTRL_D_SPEC {
40    type Safety = crate::Unsafe;
41}
42#[doc = "`reset()` method sets APPCPU_CTRL_D to value 0"]
43impl crate::Resettable for APPCPU_CTRL_D_SPEC {}