1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
#[doc = "Register `_1INT_RAW` reader"]
pub type R = crate::R<_1INT_RAW_SPEC>;
#[doc = "Field `FRHOST_BIT8_INT_RAW` reader - "]
pub type FRHOST_BIT8_INT_RAW_R = crate::BitReader;
#[doc = "Field `FRHOST_BIT9_INT_RAW` reader - "]
pub type FRHOST_BIT9_INT_RAW_R = crate::BitReader;
#[doc = "Field `FRHOST_BIT10_INT_RAW` reader - "]
pub type FRHOST_BIT10_INT_RAW_R = crate::BitReader;
#[doc = "Field `FRHOST_BIT11_INT_RAW` reader - "]
pub type FRHOST_BIT11_INT_RAW_R = crate::BitReader;
#[doc = "Field `FRHOST_BIT12_INT_RAW` reader - "]
pub type FRHOST_BIT12_INT_RAW_R = crate::BitReader;
#[doc = "Field `FRHOST_BIT13_INT_RAW` reader - "]
pub type FRHOST_BIT13_INT_RAW_R = crate::BitReader;
#[doc = "Field `FRHOST_BIT14_INT_RAW` reader - "]
pub type FRHOST_BIT14_INT_RAW_R = crate::BitReader;
#[doc = "Field `FRHOST_BIT15_INT_RAW` reader - "]
pub type FRHOST_BIT15_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_RX_START_INT_RAW` reader - "]
pub type SLC1_RX_START_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TX_START_INT_RAW` reader - "]
pub type SLC1_TX_START_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_RX_UDF_INT_RAW` reader - "]
pub type SLC1_RX_UDF_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TX_OVF_INT_RAW` reader - "]
pub type SLC1_TX_OVF_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TOKEN0_1TO0_INT_RAW` reader - "]
pub type SLC1_TOKEN0_1TO0_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TOKEN1_1TO0_INT_RAW` reader - "]
pub type SLC1_TOKEN1_1TO0_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TX_DONE_INT_RAW` reader - "]
pub type SLC1_TX_DONE_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TX_SUC_EOF_INT_RAW` reader - "]
pub type SLC1_TX_SUC_EOF_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_RX_DONE_INT_RAW` reader - "]
pub type SLC1_RX_DONE_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_RX_EOF_INT_RAW` reader - "]
pub type SLC1_RX_EOF_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TOHOST_INT_RAW` reader - "]
pub type SLC1_TOHOST_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TX_DSCR_ERR_INT_RAW` reader - "]
pub type SLC1_TX_DSCR_ERR_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_RX_DSCR_ERR_INT_RAW` reader - "]
pub type SLC1_RX_DSCR_ERR_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TX_DSCR_EMPTY_INT_RAW` reader - "]
pub type SLC1_TX_DSCR_EMPTY_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_HOST_RD_ACK_INT_RAW` reader - "]
pub type SLC1_HOST_RD_ACK_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_WR_RETRY_DONE_INT_RAW` reader - "]
pub type SLC1_WR_RETRY_DONE_INT_RAW_R = crate::BitReader;
#[doc = "Field `SLC1_TX_ERR_EOF_INT_RAW` reader - "]
pub type SLC1_TX_ERR_EOF_INT_RAW_R = crate::BitReader;
impl R {
    #[doc = "Bit 0"]
    #[inline(always)]
    pub fn frhost_bit8_int_raw(&self) -> FRHOST_BIT8_INT_RAW_R {
        FRHOST_BIT8_INT_RAW_R::new((self.bits & 1) != 0)
    }
    #[doc = "Bit 1"]
    #[inline(always)]
    pub fn frhost_bit9_int_raw(&self) -> FRHOST_BIT9_INT_RAW_R {
        FRHOST_BIT9_INT_RAW_R::new(((self.bits >> 1) & 1) != 0)
    }
    #[doc = "Bit 2"]
    #[inline(always)]
    pub fn frhost_bit10_int_raw(&self) -> FRHOST_BIT10_INT_RAW_R {
        FRHOST_BIT10_INT_RAW_R::new(((self.bits >> 2) & 1) != 0)
    }
    #[doc = "Bit 3"]
    #[inline(always)]
    pub fn frhost_bit11_int_raw(&self) -> FRHOST_BIT11_INT_RAW_R {
        FRHOST_BIT11_INT_RAW_R::new(((self.bits >> 3) & 1) != 0)
    }
    #[doc = "Bit 4"]
    #[inline(always)]
    pub fn frhost_bit12_int_raw(&self) -> FRHOST_BIT12_INT_RAW_R {
        FRHOST_BIT12_INT_RAW_R::new(((self.bits >> 4) & 1) != 0)
    }
    #[doc = "Bit 5"]
    #[inline(always)]
    pub fn frhost_bit13_int_raw(&self) -> FRHOST_BIT13_INT_RAW_R {
        FRHOST_BIT13_INT_RAW_R::new(((self.bits >> 5) & 1) != 0)
    }
    #[doc = "Bit 6"]
    #[inline(always)]
    pub fn frhost_bit14_int_raw(&self) -> FRHOST_BIT14_INT_RAW_R {
        FRHOST_BIT14_INT_RAW_R::new(((self.bits >> 6) & 1) != 0)
    }
    #[doc = "Bit 7"]
    #[inline(always)]
    pub fn frhost_bit15_int_raw(&self) -> FRHOST_BIT15_INT_RAW_R {
        FRHOST_BIT15_INT_RAW_R::new(((self.bits >> 7) & 1) != 0)
    }
    #[doc = "Bit 8"]
    #[inline(always)]
    pub fn slc1_rx_start_int_raw(&self) -> SLC1_RX_START_INT_RAW_R {
        SLC1_RX_START_INT_RAW_R::new(((self.bits >> 8) & 1) != 0)
    }
    #[doc = "Bit 9"]
    #[inline(always)]
    pub fn slc1_tx_start_int_raw(&self) -> SLC1_TX_START_INT_RAW_R {
        SLC1_TX_START_INT_RAW_R::new(((self.bits >> 9) & 1) != 0)
    }
    #[doc = "Bit 10"]
    #[inline(always)]
    pub fn slc1_rx_udf_int_raw(&self) -> SLC1_RX_UDF_INT_RAW_R {
        SLC1_RX_UDF_INT_RAW_R::new(((self.bits >> 10) & 1) != 0)
    }
    #[doc = "Bit 11"]
    #[inline(always)]
    pub fn slc1_tx_ovf_int_raw(&self) -> SLC1_TX_OVF_INT_RAW_R {
        SLC1_TX_OVF_INT_RAW_R::new(((self.bits >> 11) & 1) != 0)
    }
    #[doc = "Bit 12"]
    #[inline(always)]
    pub fn slc1_token0_1to0_int_raw(&self) -> SLC1_TOKEN0_1TO0_INT_RAW_R {
        SLC1_TOKEN0_1TO0_INT_RAW_R::new(((self.bits >> 12) & 1) != 0)
    }
    #[doc = "Bit 13"]
    #[inline(always)]
    pub fn slc1_token1_1to0_int_raw(&self) -> SLC1_TOKEN1_1TO0_INT_RAW_R {
        SLC1_TOKEN1_1TO0_INT_RAW_R::new(((self.bits >> 13) & 1) != 0)
    }
    #[doc = "Bit 14"]
    #[inline(always)]
    pub fn slc1_tx_done_int_raw(&self) -> SLC1_TX_DONE_INT_RAW_R {
        SLC1_TX_DONE_INT_RAW_R::new(((self.bits >> 14) & 1) != 0)
    }
    #[doc = "Bit 15"]
    #[inline(always)]
    pub fn slc1_tx_suc_eof_int_raw(&self) -> SLC1_TX_SUC_EOF_INT_RAW_R {
        SLC1_TX_SUC_EOF_INT_RAW_R::new(((self.bits >> 15) & 1) != 0)
    }
    #[doc = "Bit 16"]
    #[inline(always)]
    pub fn slc1_rx_done_int_raw(&self) -> SLC1_RX_DONE_INT_RAW_R {
        SLC1_RX_DONE_INT_RAW_R::new(((self.bits >> 16) & 1) != 0)
    }
    #[doc = "Bit 17"]
    #[inline(always)]
    pub fn slc1_rx_eof_int_raw(&self) -> SLC1_RX_EOF_INT_RAW_R {
        SLC1_RX_EOF_INT_RAW_R::new(((self.bits >> 17) & 1) != 0)
    }
    #[doc = "Bit 18"]
    #[inline(always)]
    pub fn slc1_tohost_int_raw(&self) -> SLC1_TOHOST_INT_RAW_R {
        SLC1_TOHOST_INT_RAW_R::new(((self.bits >> 18) & 1) != 0)
    }
    #[doc = "Bit 19"]
    #[inline(always)]
    pub fn slc1_tx_dscr_err_int_raw(&self) -> SLC1_TX_DSCR_ERR_INT_RAW_R {
        SLC1_TX_DSCR_ERR_INT_RAW_R::new(((self.bits >> 19) & 1) != 0)
    }
    #[doc = "Bit 20"]
    #[inline(always)]
    pub fn slc1_rx_dscr_err_int_raw(&self) -> SLC1_RX_DSCR_ERR_INT_RAW_R {
        SLC1_RX_DSCR_ERR_INT_RAW_R::new(((self.bits >> 20) & 1) != 0)
    }
    #[doc = "Bit 21"]
    #[inline(always)]
    pub fn slc1_tx_dscr_empty_int_raw(&self) -> SLC1_TX_DSCR_EMPTY_INT_RAW_R {
        SLC1_TX_DSCR_EMPTY_INT_RAW_R::new(((self.bits >> 21) & 1) != 0)
    }
    #[doc = "Bit 22"]
    #[inline(always)]
    pub fn slc1_host_rd_ack_int_raw(&self) -> SLC1_HOST_RD_ACK_INT_RAW_R {
        SLC1_HOST_RD_ACK_INT_RAW_R::new(((self.bits >> 22) & 1) != 0)
    }
    #[doc = "Bit 23"]
    #[inline(always)]
    pub fn slc1_wr_retry_done_int_raw(&self) -> SLC1_WR_RETRY_DONE_INT_RAW_R {
        SLC1_WR_RETRY_DONE_INT_RAW_R::new(((self.bits >> 23) & 1) != 0)
    }
    #[doc = "Bit 24"]
    #[inline(always)]
    pub fn slc1_tx_err_eof_int_raw(&self) -> SLC1_TX_ERR_EOF_INT_RAW_R {
        SLC1_TX_ERR_EOF_INT_RAW_R::new(((self.bits >> 24) & 1) != 0)
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for R {
    fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result {
        f.debug_struct("_1INT_RAW")
            .field(
                "frhost_bit8_int_raw",
                &format_args!("{}", self.frhost_bit8_int_raw().bit()),
            )
            .field(
                "frhost_bit9_int_raw",
                &format_args!("{}", self.frhost_bit9_int_raw().bit()),
            )
            .field(
                "frhost_bit10_int_raw",
                &format_args!("{}", self.frhost_bit10_int_raw().bit()),
            )
            .field(
                "frhost_bit11_int_raw",
                &format_args!("{}", self.frhost_bit11_int_raw().bit()),
            )
            .field(
                "frhost_bit12_int_raw",
                &format_args!("{}", self.frhost_bit12_int_raw().bit()),
            )
            .field(
                "frhost_bit13_int_raw",
                &format_args!("{}", self.frhost_bit13_int_raw().bit()),
            )
            .field(
                "frhost_bit14_int_raw",
                &format_args!("{}", self.frhost_bit14_int_raw().bit()),
            )
            .field(
                "frhost_bit15_int_raw",
                &format_args!("{}", self.frhost_bit15_int_raw().bit()),
            )
            .field(
                "slc1_rx_start_int_raw",
                &format_args!("{}", self.slc1_rx_start_int_raw().bit()),
            )
            .field(
                "slc1_tx_start_int_raw",
                &format_args!("{}", self.slc1_tx_start_int_raw().bit()),
            )
            .field(
                "slc1_rx_udf_int_raw",
                &format_args!("{}", self.slc1_rx_udf_int_raw().bit()),
            )
            .field(
                "slc1_tx_ovf_int_raw",
                &format_args!("{}", self.slc1_tx_ovf_int_raw().bit()),
            )
            .field(
                "slc1_token0_1to0_int_raw",
                &format_args!("{}", self.slc1_token0_1to0_int_raw().bit()),
            )
            .field(
                "slc1_token1_1to0_int_raw",
                &format_args!("{}", self.slc1_token1_1to0_int_raw().bit()),
            )
            .field(
                "slc1_tx_done_int_raw",
                &format_args!("{}", self.slc1_tx_done_int_raw().bit()),
            )
            .field(
                "slc1_tx_suc_eof_int_raw",
                &format_args!("{}", self.slc1_tx_suc_eof_int_raw().bit()),
            )
            .field(
                "slc1_rx_done_int_raw",
                &format_args!("{}", self.slc1_rx_done_int_raw().bit()),
            )
            .field(
                "slc1_rx_eof_int_raw",
                &format_args!("{}", self.slc1_rx_eof_int_raw().bit()),
            )
            .field(
                "slc1_tohost_int_raw",
                &format_args!("{}", self.slc1_tohost_int_raw().bit()),
            )
            .field(
                "slc1_tx_dscr_err_int_raw",
                &format_args!("{}", self.slc1_tx_dscr_err_int_raw().bit()),
            )
            .field(
                "slc1_rx_dscr_err_int_raw",
                &format_args!("{}", self.slc1_rx_dscr_err_int_raw().bit()),
            )
            .field(
                "slc1_tx_dscr_empty_int_raw",
                &format_args!("{}", self.slc1_tx_dscr_empty_int_raw().bit()),
            )
            .field(
                "slc1_host_rd_ack_int_raw",
                &format_args!("{}", self.slc1_host_rd_ack_int_raw().bit()),
            )
            .field(
                "slc1_wr_retry_done_int_raw",
                &format_args!("{}", self.slc1_wr_retry_done_int_raw().bit()),
            )
            .field(
                "slc1_tx_err_eof_int_raw",
                &format_args!("{}", self.slc1_tx_err_eof_int_raw().bit()),
            )
            .finish()
    }
}
#[cfg(feature = "impl-register-debug")]
impl core::fmt::Debug for crate::generic::Reg<_1INT_RAW_SPEC> {
    fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result {
        core::fmt::Debug::fmt(&self.read(), f)
    }
}
#[doc = "\n\nYou can [`read`](crate::generic::Reg::read) this register and get [`_1int_raw::R`](R).  See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct _1INT_RAW_SPEC;
impl crate::RegisterSpec for _1INT_RAW_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [`_1int_raw::R`](R) reader structure"]
impl crate::Readable for _1INT_RAW_SPEC {}
#[doc = "`reset()` method sets _1INT_RAW to value 0"]
impl crate::Resettable for _1INT_RAW_SPEC {
    const RESET_VALUE: u32 = 0;
}