1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
#[doc = "Register `PRO_DCACHE_DBUG3` reader"]
pub struct R(crate::R<PRO_DCACHE_DBUG3_SPEC>);
impl core::ops::Deref for R {
type Target = crate::R<PRO_DCACHE_DBUG3_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl From<crate::R<PRO_DCACHE_DBUG3_SPEC>> for R {
#[inline(always)]
fn from(reader: crate::R<PRO_DCACHE_DBUG3_SPEC>) -> Self {
R(reader)
}
}
#[doc = "Register `PRO_DCACHE_DBUG3` writer"]
pub struct W(crate::W<PRO_DCACHE_DBUG3_SPEC>);
impl core::ops::Deref for W {
type Target = crate::W<PRO_DCACHE_DBUG3_SPEC>;
#[inline(always)]
fn deref(&self) -> &Self::Target {
&self.0
}
}
impl core::ops::DerefMut for W {
#[inline(always)]
fn deref_mut(&mut self) -> &mut Self::Target {
&mut self.0
}
}
impl From<crate::W<PRO_DCACHE_DBUG3_SPEC>> for W {
#[inline(always)]
fn from(writer: crate::W<PRO_DCACHE_DBUG3_SPEC>) -> Self {
W(writer)
}
}
#[doc = "Field `PRO_MMU_RDATA` reader - "]
pub type PRO_MMU_RDATA_R = crate::FieldReader<u16, u16>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA` reader - "]
pub type PRO_CPU_DISABLED_CACHE_IA_R = crate::FieldReader<u8, u8>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_OPPOSITE` reader - "]
pub type PRO_CPU_DISABLED_CACHE_IA_OPPOSITE_R = crate::BitReader<bool>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_OPPOSITE` writer - "]
pub type PRO_CPU_DISABLED_CACHE_IA_OPPOSITE_W<'a, const O: u8> =
crate::BitWriter<'a, u32, PRO_DCACHE_DBUG3_SPEC, bool, O>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_DRAM1` reader - "]
pub type PRO_CPU_DISABLED_CACHE_IA_DRAM1_R = crate::BitReader<bool>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_DRAM1` writer - "]
pub type PRO_CPU_DISABLED_CACHE_IA_DRAM1_W<'a, const O: u8> =
crate::BitWriter<'a, u32, PRO_DCACHE_DBUG3_SPEC, bool, O>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_IROM0` reader - "]
pub type PRO_CPU_DISABLED_CACHE_IA_IROM0_R = crate::BitReader<bool>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_IROM0` writer - "]
pub type PRO_CPU_DISABLED_CACHE_IA_IROM0_W<'a, const O: u8> =
crate::BitWriter<'a, u32, PRO_DCACHE_DBUG3_SPEC, bool, O>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_IRAM1` reader - "]
pub type PRO_CPU_DISABLED_CACHE_IA_IRAM1_R = crate::BitReader<bool>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_IRAM1` writer - "]
pub type PRO_CPU_DISABLED_CACHE_IA_IRAM1_W<'a, const O: u8> =
crate::BitWriter<'a, u32, PRO_DCACHE_DBUG3_SPEC, bool, O>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_IRAM0` reader - "]
pub type PRO_CPU_DISABLED_CACHE_IA_IRAM0_R = crate::BitReader<bool>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_IRAM0` writer - "]
pub type PRO_CPU_DISABLED_CACHE_IA_IRAM0_W<'a, const O: u8> =
crate::BitWriter<'a, u32, PRO_DCACHE_DBUG3_SPEC, bool, O>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_DROM0` reader - "]
pub type PRO_CPU_DISABLED_CACHE_IA_DROM0_R = crate::BitReader<bool>;
#[doc = "Field `PRO_CPU_DISABLED_CACHE_IA_DROM0` writer - "]
pub type PRO_CPU_DISABLED_CACHE_IA_DROM0_W<'a, const O: u8> =
crate::BitWriter<'a, u32, PRO_DCACHE_DBUG3_SPEC, bool, O>;
#[doc = "Field `PRO_CACHE_IRAM0_PID_ERROR` reader - "]
pub type PRO_CACHE_IRAM0_PID_ERROR_R = crate::BitReader<bool>;
impl R {
#[doc = "Bits 0:8"]
#[inline(always)]
pub fn pro_mmu_rdata(&self) -> PRO_MMU_RDATA_R {
PRO_MMU_RDATA_R::new((self.bits & 0x01ff) as u16)
}
#[doc = "Bits 9:14"]
#[inline(always)]
pub fn pro_cpu_disabled_cache_ia(&self) -> PRO_CPU_DISABLED_CACHE_IA_R {
PRO_CPU_DISABLED_CACHE_IA_R::new(((self.bits >> 9) & 0x3f) as u8)
}
#[doc = "Bit 9"]
#[inline(always)]
pub fn pro_cpu_disabled_cache_ia_opposite(&self) -> PRO_CPU_DISABLED_CACHE_IA_OPPOSITE_R {
PRO_CPU_DISABLED_CACHE_IA_OPPOSITE_R::new(((self.bits >> 9) & 1) != 0)
}
#[doc = "Bit 10"]
#[inline(always)]
pub fn pro_cpu_disabled_cache_ia_dram1(&self) -> PRO_CPU_DISABLED_CACHE_IA_DRAM1_R {
PRO_CPU_DISABLED_CACHE_IA_DRAM1_R::new(((self.bits >> 10) & 1) != 0)
}
#[doc = "Bit 11"]
#[inline(always)]
pub fn pro_cpu_disabled_cache_ia_irom0(&self) -> PRO_CPU_DISABLED_CACHE_IA_IROM0_R {
PRO_CPU_DISABLED_CACHE_IA_IROM0_R::new(((self.bits >> 11) & 1) != 0)
}
#[doc = "Bit 12"]
#[inline(always)]
pub fn pro_cpu_disabled_cache_ia_iram1(&self) -> PRO_CPU_DISABLED_CACHE_IA_IRAM1_R {
PRO_CPU_DISABLED_CACHE_IA_IRAM1_R::new(((self.bits >> 12) & 1) != 0)
}
#[doc = "Bit 13"]
#[inline(always)]
pub fn pro_cpu_disabled_cache_ia_iram0(&self) -> PRO_CPU_DISABLED_CACHE_IA_IRAM0_R {
PRO_CPU_DISABLED_CACHE_IA_IRAM0_R::new(((self.bits >> 13) & 1) != 0)
}
#[doc = "Bit 14"]
#[inline(always)]
pub fn pro_cpu_disabled_cache_ia_drom0(&self) -> PRO_CPU_DISABLED_CACHE_IA_DROM0_R {
PRO_CPU_DISABLED_CACHE_IA_DROM0_R::new(((self.bits >> 14) & 1) != 0)
}
#[doc = "Bit 15"]
#[inline(always)]
pub fn pro_cache_iram0_pid_error(&self) -> PRO_CACHE_IRAM0_PID_ERROR_R {
PRO_CACHE_IRAM0_PID_ERROR_R::new(((self.bits >> 15) & 1) != 0)
}
}
impl W {
#[doc = "Bit 9"]
#[inline(always)]
#[must_use]
pub fn pro_cpu_disabled_cache_ia_opposite(
&mut self,
) -> PRO_CPU_DISABLED_CACHE_IA_OPPOSITE_W<9> {
PRO_CPU_DISABLED_CACHE_IA_OPPOSITE_W::new(self)
}
#[doc = "Bit 10"]
#[inline(always)]
#[must_use]
pub fn pro_cpu_disabled_cache_ia_dram1(&mut self) -> PRO_CPU_DISABLED_CACHE_IA_DRAM1_W<10> {
PRO_CPU_DISABLED_CACHE_IA_DRAM1_W::new(self)
}
#[doc = "Bit 11"]
#[inline(always)]
#[must_use]
pub fn pro_cpu_disabled_cache_ia_irom0(&mut self) -> PRO_CPU_DISABLED_CACHE_IA_IROM0_W<11> {
PRO_CPU_DISABLED_CACHE_IA_IROM0_W::new(self)
}
#[doc = "Bit 12"]
#[inline(always)]
#[must_use]
pub fn pro_cpu_disabled_cache_ia_iram1(&mut self) -> PRO_CPU_DISABLED_CACHE_IA_IRAM1_W<12> {
PRO_CPU_DISABLED_CACHE_IA_IRAM1_W::new(self)
}
#[doc = "Bit 13"]
#[inline(always)]
#[must_use]
pub fn pro_cpu_disabled_cache_ia_iram0(&mut self) -> PRO_CPU_DISABLED_CACHE_IA_IRAM0_W<13> {
PRO_CPU_DISABLED_CACHE_IA_IRAM0_W::new(self)
}
#[doc = "Bit 14"]
#[inline(always)]
#[must_use]
pub fn pro_cpu_disabled_cache_ia_drom0(&mut self) -> PRO_CPU_DISABLED_CACHE_IA_DROM0_W<14> {
PRO_CPU_DISABLED_CACHE_IA_DROM0_W::new(self)
}
#[doc = "Writes raw bits to the register."]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.0.bits(bits);
self
}
}
#[doc = "\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [pro_dcache_dbug3](index.html) module"]
pub struct PRO_DCACHE_DBUG3_SPEC;
impl crate::RegisterSpec for PRO_DCACHE_DBUG3_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [pro_dcache_dbug3::R](R) reader structure"]
impl crate::Readable for PRO_DCACHE_DBUG3_SPEC {
type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [pro_dcache_dbug3::W](W) writer structure"]
impl crate::Writable for PRO_DCACHE_DBUG3_SPEC {
type Writer = W;
const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets PRO_DCACHE_DBUG3 to value 0"]
impl crate::Resettable for PRO_DCACHE_DBUG3_SPEC {
const RESET_VALUE: Self::Ux = 0;
}