Expand description
Structs
Register
CTRL2
readerRegister
CTRL2
writerType Definitions
Field
CK_OUT_HIGH_MODE
reader - modify spi clock duty ratio when the value is lager than 8, the bits are combined with spi_clkcnt_N bits and spi_clkcnt_H bits.Field
CK_OUT_HIGH_MODE
writer - modify spi clock duty ratio when the value is lager than 8, the bits are combined with spi_clkcnt_N bits and spi_clkcnt_H bits.Field
CK_OUT_LOW_MODE
reader - modify spi clock duty ratio when the value is lager than 8, the bits are combined with spi_clkcnt_N bits and spi_clkcnt_L bits.Field
CK_OUT_LOW_MODE
writer - modify spi clock duty ratio when the value is lager than 8, the bits are combined with spi_clkcnt_N bits and spi_clkcnt_L bits.Field
CS_DELAY_MODE
reader - spi_cs signal is delayed by spi_clk . 0: zero 1: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by half cycle else delayed by one cycle 2: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by one cycle else delayed by half cycle 3: delayed one cycleField
CS_DELAY_MODE
writer - spi_cs signal is delayed by spi_clk . 0: zero 1: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by half cycle else delayed by one cycle 2: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by one cycle else delayed by half cycle 3: delayed one cycleField
CS_DELAY_NUM
reader - spi_cs signal is delayed by system clock cyclesField
CS_DELAY_NUM
writer - spi_cs signal is delayed by system clock cyclesField
HOLD_TIME
reader - delay cycles of cs pin by spi clock, this bits combined with spi_cs_hold bit.Field
HOLD_TIME
writer - delay cycles of cs pin by spi clock, this bits combined with spi_cs_hold bit.Field
MISO_DELAY_MODE
reader - MISO signals are delayed by spi_clk. 0: zero 1: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by half cycle else delayed by one cycle 2: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by one cycle else delayed by half cycle 3: delayed one cycleField
MISO_DELAY_MODE
writer - MISO signals are delayed by spi_clk. 0: zero 1: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by half cycle else delayed by one cycle 2: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by one cycle else delayed by half cycle 3: delayed one cycleField
MISO_DELAY_NUM
reader - MISO signals are delayed by system clock cyclesField
MISO_DELAY_NUM
writer - MISO signals are delayed by system clock cyclesField
MOSI_DELAY_MODE
reader - MOSI signals are delayed by spi_clk. 0: zero 1: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by half cycle else delayed by one cycle 2: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by one cycle else delayed by half cycle 3: delayed one cycleField
MOSI_DELAY_MODE
writer - MOSI signals are delayed by spi_clk. 0: zero 1: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by half cycle else delayed by one cycle 2: if spi_ck_out_edge or spi_ck_i_edge is set 1 delayed by one cycle else delayed by half cycle 3: delayed one cycleField
MOSI_DELAY_NUM
reader - MOSI signals are delayed by system clock cyclesField
MOSI_DELAY_NUM
writer - MOSI signals are delayed by system clock cyclesField
SETUP_TIME
reader - (cycles-1) of ¡°prepare¡± phase by spi clock, this bits combined with spi_cs_setup bit.Field
SETUP_TIME
writer - (cycles-1) of ¡°prepare¡± phase by spi clock, this bits combined with spi_cs_setup bit.