efm32wg230_pac/dma/
chenc.rs

1#[doc = "Register `CHENC` writer"]
2pub struct W(crate::W<CHENC_SPEC>);
3impl core::ops::Deref for W {
4    type Target = crate::W<CHENC_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl core::ops::DerefMut for W {
11    #[inline(always)]
12    fn deref_mut(&mut self) -> &mut Self::Target {
13        &mut self.0
14    }
15}
16impl From<crate::W<CHENC_SPEC>> for W {
17    #[inline(always)]
18    fn from(writer: crate::W<CHENC_SPEC>) -> Self {
19        W(writer)
20    }
21}
22#[doc = "Field `CH0ENC` writer - Channel 0 Enable Clear"]
23pub type CH0ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 0>;
24#[doc = "Field `CH1ENC` writer - Channel 1 Enable Clear"]
25pub type CH1ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 1>;
26#[doc = "Field `CH2ENC` writer - Channel 2 Enable Clear"]
27pub type CH2ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 2>;
28#[doc = "Field `CH3ENC` writer - Channel 3 Enable Clear"]
29pub type CH3ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 3>;
30#[doc = "Field `CH4ENC` writer - Channel 4 Enable Clear"]
31pub type CH4ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 4>;
32#[doc = "Field `CH5ENC` writer - Channel 5 Enable Clear"]
33pub type CH5ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 5>;
34#[doc = "Field `CH6ENC` writer - Channel 6 Enable Clear"]
35pub type CH6ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 6>;
36#[doc = "Field `CH7ENC` writer - Channel 7 Enable Clear"]
37pub type CH7ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 7>;
38#[doc = "Field `CH8ENC` writer - Channel 8 Enable Clear"]
39pub type CH8ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 8>;
40#[doc = "Field `CH9ENC` writer - Channel 9 Enable Clear"]
41pub type CH9ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 9>;
42#[doc = "Field `CH10ENC` writer - Channel 10 Enable Clear"]
43pub type CH10ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 10>;
44#[doc = "Field `CH11ENC` writer - Channel 11 Enable Clear"]
45pub type CH11ENC_W<'a> = crate::BitWriter<'a, u32, CHENC_SPEC, bool, 11>;
46impl W {
47    #[doc = "Bit 0 - Channel 0 Enable Clear"]
48    #[inline(always)]
49    pub fn ch0enc(&mut self) -> CH0ENC_W {
50        CH0ENC_W::new(self)
51    }
52    #[doc = "Bit 1 - Channel 1 Enable Clear"]
53    #[inline(always)]
54    pub fn ch1enc(&mut self) -> CH1ENC_W {
55        CH1ENC_W::new(self)
56    }
57    #[doc = "Bit 2 - Channel 2 Enable Clear"]
58    #[inline(always)]
59    pub fn ch2enc(&mut self) -> CH2ENC_W {
60        CH2ENC_W::new(self)
61    }
62    #[doc = "Bit 3 - Channel 3 Enable Clear"]
63    #[inline(always)]
64    pub fn ch3enc(&mut self) -> CH3ENC_W {
65        CH3ENC_W::new(self)
66    }
67    #[doc = "Bit 4 - Channel 4 Enable Clear"]
68    #[inline(always)]
69    pub fn ch4enc(&mut self) -> CH4ENC_W {
70        CH4ENC_W::new(self)
71    }
72    #[doc = "Bit 5 - Channel 5 Enable Clear"]
73    #[inline(always)]
74    pub fn ch5enc(&mut self) -> CH5ENC_W {
75        CH5ENC_W::new(self)
76    }
77    #[doc = "Bit 6 - Channel 6 Enable Clear"]
78    #[inline(always)]
79    pub fn ch6enc(&mut self) -> CH6ENC_W {
80        CH6ENC_W::new(self)
81    }
82    #[doc = "Bit 7 - Channel 7 Enable Clear"]
83    #[inline(always)]
84    pub fn ch7enc(&mut self) -> CH7ENC_W {
85        CH7ENC_W::new(self)
86    }
87    #[doc = "Bit 8 - Channel 8 Enable Clear"]
88    #[inline(always)]
89    pub fn ch8enc(&mut self) -> CH8ENC_W {
90        CH8ENC_W::new(self)
91    }
92    #[doc = "Bit 9 - Channel 9 Enable Clear"]
93    #[inline(always)]
94    pub fn ch9enc(&mut self) -> CH9ENC_W {
95        CH9ENC_W::new(self)
96    }
97    #[doc = "Bit 10 - Channel 10 Enable Clear"]
98    #[inline(always)]
99    pub fn ch10enc(&mut self) -> CH10ENC_W {
100        CH10ENC_W::new(self)
101    }
102    #[doc = "Bit 11 - Channel 11 Enable Clear"]
103    #[inline(always)]
104    pub fn ch11enc(&mut self) -> CH11ENC_W {
105        CH11ENC_W::new(self)
106    }
107    #[doc = "Writes raw bits to the register."]
108    #[inline(always)]
109    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
110        self.0.bits(bits);
111        self
112    }
113}
114#[doc = "Channel Enable Clear Register\n\nThis register you can [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [chenc](index.html) module"]
115pub struct CHENC_SPEC;
116impl crate::RegisterSpec for CHENC_SPEC {
117    type Ux = u32;
118}
119#[doc = "`write(|w| ..)` method takes [chenc::W](W) writer structure"]
120impl crate::Writable for CHENC_SPEC {
121    type Writer = W;
122}
123#[doc = "`reset()` method sets CHENC to value 0"]
124impl crate::Resettable for CHENC_SPEC {
125    #[inline(always)]
126    fn reset_value() -> Self::Ux {
127        0
128    }
129}