efm32wg230_pac/dma/
loop0.rs1#[doc = "Register `LOOP0` reader"]
2pub struct R(crate::R<LOOP0_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<LOOP0_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<LOOP0_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<LOOP0_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `LOOP0` writer"]
17pub struct W(crate::W<LOOP0_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<LOOP0_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<LOOP0_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<LOOP0_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `WIDTH` reader - Loop Width"]
38pub type WIDTH_R = crate::FieldReader<u16, u16>;
39#[doc = "Field `WIDTH` writer - Loop Width"]
40pub type WIDTH_W<'a> = crate::FieldWriter<'a, u32, LOOP0_SPEC, u16, u16, 10, 0>;
41#[doc = "Field `EN` reader - DMA Channel 0 Loop Enable"]
42pub type EN_R = crate::BitReader<bool>;
43#[doc = "Field `EN` writer - DMA Channel 0 Loop Enable"]
44pub type EN_W<'a> = crate::BitWriter<'a, u32, LOOP0_SPEC, bool, 16>;
45impl R {
46 #[doc = "Bits 0:9 - Loop Width"]
47 #[inline(always)]
48 pub fn width(&self) -> WIDTH_R {
49 WIDTH_R::new((self.bits & 0x03ff) as u16)
50 }
51 #[doc = "Bit 16 - DMA Channel 0 Loop Enable"]
52 #[inline(always)]
53 pub fn en(&self) -> EN_R {
54 EN_R::new(((self.bits >> 16) & 1) != 0)
55 }
56}
57impl W {
58 #[doc = "Bits 0:9 - Loop Width"]
59 #[inline(always)]
60 pub fn width(&mut self) -> WIDTH_W {
61 WIDTH_W::new(self)
62 }
63 #[doc = "Bit 16 - DMA Channel 0 Loop Enable"]
64 #[inline(always)]
65 pub fn en(&mut self) -> EN_W {
66 EN_W::new(self)
67 }
68 #[doc = "Writes raw bits to the register."]
69 #[inline(always)]
70 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
71 self.0.bits(bits);
72 self
73 }
74}
75#[doc = "Channel 0 Loop Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [loop0](index.html) module"]
76pub struct LOOP0_SPEC;
77impl crate::RegisterSpec for LOOP0_SPEC {
78 type Ux = u32;
79}
80#[doc = "`read()` method returns [loop0::R](R) reader structure"]
81impl crate::Readable for LOOP0_SPEC {
82 type Reader = R;
83}
84#[doc = "`write(|w| ..)` method takes [loop0::W](W) writer structure"]
85impl crate::Writable for LOOP0_SPEC {
86 type Writer = W;
87}
88#[doc = "`reset()` method sets LOOP0 to value 0"]
89impl crate::Resettable for LOOP0_SPEC {
90 #[inline(always)]
91 fn reset_value() -> Self::Ux {
92 0
93 }
94}