efm32pg22_pac/efm32pg22c200/syscfg_s/
dmem0retnctrl.rs1#[doc = "Register `DMEM0RETNCTRL` reader"]
2pub struct R(crate::R<DMEM0RETNCTRL_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<DMEM0RETNCTRL_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<DMEM0RETNCTRL_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<DMEM0RETNCTRL_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `DMEM0RETNCTRL` writer"]
17pub struct W(crate::W<DMEM0RETNCTRL_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<DMEM0RETNCTRL_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<DMEM0RETNCTRL_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<DMEM0RETNCTRL_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `RAMRETNCTRL` reader - DMEM0 blockset retention control"]
38pub type RAMRETNCTRL_R = crate::FieldReader<u8, RAMRETNCTRL_A>;
39#[doc = "DMEM0 blockset retention control\n\nValue on reset: 0"]
40#[derive(Clone, Copy, Debug, PartialEq, Eq)]
41#[repr(u8)]
42pub enum RAMRETNCTRL_A {
43 #[doc = "0: None of the RAM blocks powered down"]
44 ALLON = 0,
45 #[doc = "1: Power down RAM block 0"]
46 BLK0 = 1,
47 #[doc = "2: Power down RAM block 1"]
48 BLK1 = 2,
49}
50impl From<RAMRETNCTRL_A> for u8 {
51 #[inline(always)]
52 fn from(variant: RAMRETNCTRL_A) -> Self {
53 variant as _
54 }
55}
56impl RAMRETNCTRL_R {
57 #[doc = "Get enumerated values variant"]
58 #[inline(always)]
59 pub fn variant(&self) -> Option<RAMRETNCTRL_A> {
60 match self.bits {
61 0 => Some(RAMRETNCTRL_A::ALLON),
62 1 => Some(RAMRETNCTRL_A::BLK0),
63 2 => Some(RAMRETNCTRL_A::BLK1),
64 _ => None,
65 }
66 }
67 #[doc = "Checks if the value of the field is `ALLON`"]
68 #[inline(always)]
69 pub fn is_allon(&self) -> bool {
70 *self == RAMRETNCTRL_A::ALLON
71 }
72 #[doc = "Checks if the value of the field is `BLK0`"]
73 #[inline(always)]
74 pub fn is_blk0(&self) -> bool {
75 *self == RAMRETNCTRL_A::BLK0
76 }
77 #[doc = "Checks if the value of the field is `BLK1`"]
78 #[inline(always)]
79 pub fn is_blk1(&self) -> bool {
80 *self == RAMRETNCTRL_A::BLK1
81 }
82}
83#[doc = "Field `RAMRETNCTRL` writer - DMEM0 blockset retention control"]
84pub type RAMRETNCTRL_W<'a, const O: u8> =
85 crate::FieldWriter<'a, u32, DMEM0RETNCTRL_SPEC, u8, RAMRETNCTRL_A, 2, O>;
86impl<'a, const O: u8> RAMRETNCTRL_W<'a, O> {
87 #[doc = "None of the RAM blocks powered down"]
88 #[inline(always)]
89 pub fn allon(self) -> &'a mut W {
90 self.variant(RAMRETNCTRL_A::ALLON)
91 }
92 #[doc = "Power down RAM block 0"]
93 #[inline(always)]
94 pub fn blk0(self) -> &'a mut W {
95 self.variant(RAMRETNCTRL_A::BLK0)
96 }
97 #[doc = "Power down RAM block 1"]
98 #[inline(always)]
99 pub fn blk1(self) -> &'a mut W {
100 self.variant(RAMRETNCTRL_A::BLK1)
101 }
102}
103impl R {
104 #[doc = "Bits 0:1 - DMEM0 blockset retention control"]
105 #[inline(always)]
106 pub fn ramretnctrl(&self) -> RAMRETNCTRL_R {
107 RAMRETNCTRL_R::new((self.bits & 3) as u8)
108 }
109}
110impl W {
111 #[doc = "Bits 0:1 - DMEM0 blockset retention control"]
112 #[inline(always)]
113 #[must_use]
114 pub fn ramretnctrl(&mut self) -> RAMRETNCTRL_W<0> {
115 RAMRETNCTRL_W::new(self)
116 }
117 #[doc = "Writes raw bits to the register."]
118 #[inline(always)]
119 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
120 self.0.bits(bits);
121 self
122 }
123}
124#[doc = "Configure to provide general RAM retention configuration.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dmem0retnctrl](index.html) module"]
125pub struct DMEM0RETNCTRL_SPEC;
126impl crate::RegisterSpec for DMEM0RETNCTRL_SPEC {
127 type Ux = u32;
128}
129#[doc = "`read()` method returns [dmem0retnctrl::R](R) reader structure"]
130impl crate::Readable for DMEM0RETNCTRL_SPEC {
131 type Reader = R;
132}
133#[doc = "`write(|w| ..)` method takes [dmem0retnctrl::W](W) writer structure"]
134impl crate::Writable for DMEM0RETNCTRL_SPEC {
135 type Writer = W;
136 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
137 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
138}
139#[doc = "`reset()` method sets DMEM0RETNCTRL to value 0"]
140impl crate::Resettable for DMEM0RETNCTRL_SPEC {
141 const RESET_VALUE: Self::Ux = 0;
142}