efm32pg22_pac/efm32pg22c200/cmu_ns/
iadcclkctrl.rs1#[doc = "Register `IADCCLKCTRL` reader"]
2pub struct R(crate::R<IADCCLKCTRL_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<IADCCLKCTRL_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<IADCCLKCTRL_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<IADCCLKCTRL_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `IADCCLKCTRL` writer"]
17pub struct W(crate::W<IADCCLKCTRL_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<IADCCLKCTRL_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<IADCCLKCTRL_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<IADCCLKCTRL_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `CLKSEL` reader - Clock Select"]
38pub type CLKSEL_R = crate::FieldReader<u8, CLKSEL_A>;
39#[doc = "Clock Select\n\nValue on reset: 1"]
40#[derive(Clone, Copy, Debug, PartialEq, Eq)]
41#[repr(u8)]
42pub enum CLKSEL_A {
43 #[doc = "1: EM01GRPACLK is clocking IADCCLK"]
44 EM01GRPACLK = 1,
45 #[doc = "2: FSRCO is clocking IADCCLK"]
46 FSRCO = 2,
47}
48impl From<CLKSEL_A> for u8 {
49 #[inline(always)]
50 fn from(variant: CLKSEL_A) -> Self {
51 variant as _
52 }
53}
54impl CLKSEL_R {
55 #[doc = "Get enumerated values variant"]
56 #[inline(always)]
57 pub fn variant(&self) -> Option<CLKSEL_A> {
58 match self.bits {
59 1 => Some(CLKSEL_A::EM01GRPACLK),
60 2 => Some(CLKSEL_A::FSRCO),
61 _ => None,
62 }
63 }
64 #[doc = "Checks if the value of the field is `EM01GRPACLK`"]
65 #[inline(always)]
66 pub fn is_em01grpaclk(&self) -> bool {
67 *self == CLKSEL_A::EM01GRPACLK
68 }
69 #[doc = "Checks if the value of the field is `FSRCO`"]
70 #[inline(always)]
71 pub fn is_fsrco(&self) -> bool {
72 *self == CLKSEL_A::FSRCO
73 }
74}
75#[doc = "Field `CLKSEL` writer - Clock Select"]
76pub type CLKSEL_W<'a, const O: u8> =
77 crate::FieldWriter<'a, u32, IADCCLKCTRL_SPEC, u8, CLKSEL_A, 2, O>;
78impl<'a, const O: u8> CLKSEL_W<'a, O> {
79 #[doc = "EM01GRPACLK is clocking IADCCLK"]
80 #[inline(always)]
81 pub fn em01grpaclk(self) -> &'a mut W {
82 self.variant(CLKSEL_A::EM01GRPACLK)
83 }
84 #[doc = "FSRCO is clocking IADCCLK"]
85 #[inline(always)]
86 pub fn fsrco(self) -> &'a mut W {
87 self.variant(CLKSEL_A::FSRCO)
88 }
89}
90impl R {
91 #[doc = "Bits 0:1 - Clock Select"]
92 #[inline(always)]
93 pub fn clksel(&self) -> CLKSEL_R {
94 CLKSEL_R::new((self.bits & 3) as u8)
95 }
96}
97impl W {
98 #[doc = "Bits 0:1 - Clock Select"]
99 #[inline(always)]
100 #[must_use]
101 pub fn clksel(&mut self) -> CLKSEL_W<0> {
102 CLKSEL_W::new(self)
103 }
104 #[doc = "Writes raw bits to the register."]
105 #[inline(always)]
106 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
107 self.0.bits(bits);
108 self
109 }
110}
111#[doc = "No Description\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [iadcclkctrl](index.html) module"]
112pub struct IADCCLKCTRL_SPEC;
113impl crate::RegisterSpec for IADCCLKCTRL_SPEC {
114 type Ux = u32;
115}
116#[doc = "`read()` method returns [iadcclkctrl::R](R) reader structure"]
117impl crate::Readable for IADCCLKCTRL_SPEC {
118 type Reader = R;
119}
120#[doc = "`write(|w| ..)` method takes [iadcclkctrl::W](W) writer structure"]
121impl crate::Writable for IADCCLKCTRL_SPEC {
122 type Writer = W;
123 const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
124 const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
125}
126#[doc = "`reset()` method sets IADCCLKCTRL to value 0x01"]
127impl crate::Resettable for IADCCLKCTRL_SPEC {
128 const RESET_VALUE: Self::Ux = 0x01;
129}