efm32pg1b200_pac/gpio/
routepen.rs

1#[doc = "Register `ROUTEPEN` reader"]
2pub struct R(crate::R<ROUTEPEN_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<ROUTEPEN_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<ROUTEPEN_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<ROUTEPEN_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `ROUTEPEN` writer"]
17pub struct W(crate::W<ROUTEPEN_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<ROUTEPEN_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<ROUTEPEN_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<ROUTEPEN_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `SWCLKTCKPEN` reader - Serial Wire Clock and JTAG Test Clock Pin Enable"]
38pub type SWCLKTCKPEN_R = crate::BitReader<bool>;
39#[doc = "Field `SWCLKTCKPEN` writer - Serial Wire Clock and JTAG Test Clock Pin Enable"]
40pub type SWCLKTCKPEN_W<'a> = crate::BitWriter<'a, u32, ROUTEPEN_SPEC, bool, 0>;
41#[doc = "Field `SWDIOTMSPEN` reader - Serial Wire Data and JTAG Test Mode Select Pin Enable"]
42pub type SWDIOTMSPEN_R = crate::BitReader<bool>;
43#[doc = "Field `SWDIOTMSPEN` writer - Serial Wire Data and JTAG Test Mode Select Pin Enable"]
44pub type SWDIOTMSPEN_W<'a> = crate::BitWriter<'a, u32, ROUTEPEN_SPEC, bool, 1>;
45#[doc = "Field `TDOPEN` reader - JTAG Test Debug Output Pin Enable"]
46pub type TDOPEN_R = crate::BitReader<bool>;
47#[doc = "Field `TDOPEN` writer - JTAG Test Debug Output Pin Enable"]
48pub type TDOPEN_W<'a> = crate::BitWriter<'a, u32, ROUTEPEN_SPEC, bool, 2>;
49#[doc = "Field `TDIPEN` reader - JTAG Test Debug Input Pin Enable"]
50pub type TDIPEN_R = crate::BitReader<bool>;
51#[doc = "Field `TDIPEN` writer - JTAG Test Debug Input Pin Enable"]
52pub type TDIPEN_W<'a> = crate::BitWriter<'a, u32, ROUTEPEN_SPEC, bool, 3>;
53#[doc = "Field `SWVPEN` reader - Serial Wire Viewer Output Pin Enable"]
54pub type SWVPEN_R = crate::BitReader<bool>;
55#[doc = "Field `SWVPEN` writer - Serial Wire Viewer Output Pin Enable"]
56pub type SWVPEN_W<'a> = crate::BitWriter<'a, u32, ROUTEPEN_SPEC, bool, 4>;
57impl R {
58    #[doc = "Bit 0 - Serial Wire Clock and JTAG Test Clock Pin Enable"]
59    #[inline(always)]
60    pub fn swclktckpen(&self) -> SWCLKTCKPEN_R {
61        SWCLKTCKPEN_R::new((self.bits & 1) != 0)
62    }
63    #[doc = "Bit 1 - Serial Wire Data and JTAG Test Mode Select Pin Enable"]
64    #[inline(always)]
65    pub fn swdiotmspen(&self) -> SWDIOTMSPEN_R {
66        SWDIOTMSPEN_R::new(((self.bits >> 1) & 1) != 0)
67    }
68    #[doc = "Bit 2 - JTAG Test Debug Output Pin Enable"]
69    #[inline(always)]
70    pub fn tdopen(&self) -> TDOPEN_R {
71        TDOPEN_R::new(((self.bits >> 2) & 1) != 0)
72    }
73    #[doc = "Bit 3 - JTAG Test Debug Input Pin Enable"]
74    #[inline(always)]
75    pub fn tdipen(&self) -> TDIPEN_R {
76        TDIPEN_R::new(((self.bits >> 3) & 1) != 0)
77    }
78    #[doc = "Bit 4 - Serial Wire Viewer Output Pin Enable"]
79    #[inline(always)]
80    pub fn swvpen(&self) -> SWVPEN_R {
81        SWVPEN_R::new(((self.bits >> 4) & 1) != 0)
82    }
83}
84impl W {
85    #[doc = "Bit 0 - Serial Wire Clock and JTAG Test Clock Pin Enable"]
86    #[inline(always)]
87    pub fn swclktckpen(&mut self) -> SWCLKTCKPEN_W {
88        SWCLKTCKPEN_W::new(self)
89    }
90    #[doc = "Bit 1 - Serial Wire Data and JTAG Test Mode Select Pin Enable"]
91    #[inline(always)]
92    pub fn swdiotmspen(&mut self) -> SWDIOTMSPEN_W {
93        SWDIOTMSPEN_W::new(self)
94    }
95    #[doc = "Bit 2 - JTAG Test Debug Output Pin Enable"]
96    #[inline(always)]
97    pub fn tdopen(&mut self) -> TDOPEN_W {
98        TDOPEN_W::new(self)
99    }
100    #[doc = "Bit 3 - JTAG Test Debug Input Pin Enable"]
101    #[inline(always)]
102    pub fn tdipen(&mut self) -> TDIPEN_W {
103        TDIPEN_W::new(self)
104    }
105    #[doc = "Bit 4 - Serial Wire Viewer Output Pin Enable"]
106    #[inline(always)]
107    pub fn swvpen(&mut self) -> SWVPEN_W {
108        SWVPEN_W::new(self)
109    }
110    #[doc = "Writes raw bits to the register."]
111    #[inline(always)]
112    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
113        self.0.bits(bits);
114        self
115    }
116}
117#[doc = "I/O Routing Pin Enable Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [routepen](index.html) module"]
118pub struct ROUTEPEN_SPEC;
119impl crate::RegisterSpec for ROUTEPEN_SPEC {
120    type Ux = u32;
121}
122#[doc = "`read()` method returns [routepen::R](R) reader structure"]
123impl crate::Readable for ROUTEPEN_SPEC {
124    type Reader = R;
125}
126#[doc = "`write(|w| ..)` method takes [routepen::W](W) writer structure"]
127impl crate::Writable for ROUTEPEN_SPEC {
128    type Writer = W;
129}
130#[doc = "`reset()` method sets ROUTEPEN to value 0x0f"]
131impl crate::Resettable for ROUTEPEN_SPEC {
132    #[inline(always)]
133    fn reset_value() -> Self::Ux {
134        0x0f
135    }
136}