efm32pg1b200_pac/emu/
dcdclpvctrl.rs

1#[doc = "Register `DCDCLPVCTRL` reader"]
2pub struct R(crate::R<DCDCLPVCTRL_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<DCDCLPVCTRL_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<DCDCLPVCTRL_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<DCDCLPVCTRL_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `DCDCLPVCTRL` writer"]
17pub struct W(crate::W<DCDCLPVCTRL_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<DCDCLPVCTRL_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<DCDCLPVCTRL_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<DCDCLPVCTRL_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `LPATT` reader - Low Power Feedback Attenuation"]
38pub type LPATT_R = crate::BitReader<bool>;
39#[doc = "Field `LPATT` writer - Low Power Feedback Attenuation"]
40pub type LPATT_W<'a> = crate::BitWriter<'a, u32, DCDCLPVCTRL_SPEC, bool, 0>;
41#[doc = "Field `LPVREF` reader - LP Mode Reference Selection for EM23 and EM4H"]
42pub type LPVREF_R = crate::FieldReader<u8, u8>;
43#[doc = "Field `LPVREF` writer - LP Mode Reference Selection for EM23 and EM4H"]
44pub type LPVREF_W<'a> = crate::FieldWriter<'a, u32, DCDCLPVCTRL_SPEC, u8, u8, 8, 1>;
45impl R {
46    #[doc = "Bit 0 - Low Power Feedback Attenuation"]
47    #[inline(always)]
48    pub fn lpatt(&self) -> LPATT_R {
49        LPATT_R::new((self.bits & 1) != 0)
50    }
51    #[doc = "Bits 1:8 - LP Mode Reference Selection for EM23 and EM4H"]
52    #[inline(always)]
53    pub fn lpvref(&self) -> LPVREF_R {
54        LPVREF_R::new(((self.bits >> 1) & 0xff) as u8)
55    }
56}
57impl W {
58    #[doc = "Bit 0 - Low Power Feedback Attenuation"]
59    #[inline(always)]
60    pub fn lpatt(&mut self) -> LPATT_W {
61        LPATT_W::new(self)
62    }
63    #[doc = "Bits 1:8 - LP Mode Reference Selection for EM23 and EM4H"]
64    #[inline(always)]
65    pub fn lpvref(&mut self) -> LPVREF_W {
66        LPVREF_W::new(self)
67    }
68    #[doc = "Writes raw bits to the register."]
69    #[inline(always)]
70    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
71        self.0.bits(bits);
72        self
73    }
74}
75#[doc = "DCDC Low Power Voltage Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dcdclpvctrl](index.html) module"]
76pub struct DCDCLPVCTRL_SPEC;
77impl crate::RegisterSpec for DCDCLPVCTRL_SPEC {
78    type Ux = u32;
79}
80#[doc = "`read()` method returns [dcdclpvctrl::R](R) reader structure"]
81impl crate::Readable for DCDCLPVCTRL_SPEC {
82    type Reader = R;
83}
84#[doc = "`write(|w| ..)` method takes [dcdclpvctrl::W](W) writer structure"]
85impl crate::Writable for DCDCLPVCTRL_SPEC {
86    type Writer = W;
87}
88#[doc = "`reset()` method sets DCDCLPVCTRL to value 0x0168"]
89impl crate::Resettable for DCDCLPVCTRL_SPEC {
90    #[inline(always)]
91    fn reset_value() -> Self::Ux {
92        0x0168
93    }
94}