efm32pg1b200_pac/cmu/
adcctrl.rs1#[doc = "Register `ADCCTRL` reader"]
2pub struct R(crate::R<ADCCTRL_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<ADCCTRL_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<ADCCTRL_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<ADCCTRL_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `ADCCTRL` writer"]
17pub struct W(crate::W<ADCCTRL_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<ADCCTRL_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<ADCCTRL_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<ADCCTRL_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "ADC0 Clock Select\n\nValue on reset: 0"]
38#[derive(Clone, Copy, Debug, PartialEq)]
39#[repr(u8)]
40pub enum ADC0CLKSEL_A {
41 #[doc = "0: ADC0 is not clocked"]
42 DISABLED = 0,
43 #[doc = "1: AUXHFRCO is clocking ADC0"]
44 AUXHFRCO = 1,
45 #[doc = "2: HFXO is clocking ADC0"]
46 HFXO = 2,
47 #[doc = "3: HFSRCCLK is clocking ADC0"]
48 HFSRCCLK = 3,
49}
50impl From<ADC0CLKSEL_A> for u8 {
51 #[inline(always)]
52 fn from(variant: ADC0CLKSEL_A) -> Self {
53 variant as _
54 }
55}
56#[doc = "Field `ADC0CLKSEL` reader - ADC0 Clock Select"]
57pub type ADC0CLKSEL_R = crate::FieldReader<u8, ADC0CLKSEL_A>;
58impl ADC0CLKSEL_R {
59 #[doc = "Get enumerated values variant"]
60 #[inline(always)]
61 pub fn variant(&self) -> ADC0CLKSEL_A {
62 match self.bits {
63 0 => ADC0CLKSEL_A::DISABLED,
64 1 => ADC0CLKSEL_A::AUXHFRCO,
65 2 => ADC0CLKSEL_A::HFXO,
66 3 => ADC0CLKSEL_A::HFSRCCLK,
67 _ => unreachable!(),
68 }
69 }
70 #[doc = "Checks if the value of the field is `DISABLED`"]
71 #[inline(always)]
72 pub fn is_disabled(&self) -> bool {
73 *self == ADC0CLKSEL_A::DISABLED
74 }
75 #[doc = "Checks if the value of the field is `AUXHFRCO`"]
76 #[inline(always)]
77 pub fn is_auxhfrco(&self) -> bool {
78 *self == ADC0CLKSEL_A::AUXHFRCO
79 }
80 #[doc = "Checks if the value of the field is `HFXO`"]
81 #[inline(always)]
82 pub fn is_hfxo(&self) -> bool {
83 *self == ADC0CLKSEL_A::HFXO
84 }
85 #[doc = "Checks if the value of the field is `HFSRCCLK`"]
86 #[inline(always)]
87 pub fn is_hfsrcclk(&self) -> bool {
88 *self == ADC0CLKSEL_A::HFSRCCLK
89 }
90}
91#[doc = "Field `ADC0CLKSEL` writer - ADC0 Clock Select"]
92pub type ADC0CLKSEL_W<'a> = crate::FieldWriterSafe<'a, u32, ADCCTRL_SPEC, u8, ADC0CLKSEL_A, 2, 4>;
93impl<'a> ADC0CLKSEL_W<'a> {
94 #[doc = "ADC0 is not clocked"]
95 #[inline(always)]
96 pub fn disabled(self) -> &'a mut W {
97 self.variant(ADC0CLKSEL_A::DISABLED)
98 }
99 #[doc = "AUXHFRCO is clocking ADC0"]
100 #[inline(always)]
101 pub fn auxhfrco(self) -> &'a mut W {
102 self.variant(ADC0CLKSEL_A::AUXHFRCO)
103 }
104 #[doc = "HFXO is clocking ADC0"]
105 #[inline(always)]
106 pub fn hfxo(self) -> &'a mut W {
107 self.variant(ADC0CLKSEL_A::HFXO)
108 }
109 #[doc = "HFSRCCLK is clocking ADC0"]
110 #[inline(always)]
111 pub fn hfsrcclk(self) -> &'a mut W {
112 self.variant(ADC0CLKSEL_A::HFSRCCLK)
113 }
114}
115#[doc = "Field `ADC0CLKINV` reader - Invert Clock Selected By ADC0CLKSEL"]
116pub type ADC0CLKINV_R = crate::BitReader<bool>;
117#[doc = "Field `ADC0CLKINV` writer - Invert Clock Selected By ADC0CLKSEL"]
118pub type ADC0CLKINV_W<'a> = crate::BitWriter<'a, u32, ADCCTRL_SPEC, bool, 8>;
119impl R {
120 #[doc = "Bits 4:5 - ADC0 Clock Select"]
121 #[inline(always)]
122 pub fn adc0clksel(&self) -> ADC0CLKSEL_R {
123 ADC0CLKSEL_R::new(((self.bits >> 4) & 3) as u8)
124 }
125 #[doc = "Bit 8 - Invert Clock Selected By ADC0CLKSEL"]
126 #[inline(always)]
127 pub fn adc0clkinv(&self) -> ADC0CLKINV_R {
128 ADC0CLKINV_R::new(((self.bits >> 8) & 1) != 0)
129 }
130}
131impl W {
132 #[doc = "Bits 4:5 - ADC0 Clock Select"]
133 #[inline(always)]
134 pub fn adc0clksel(&mut self) -> ADC0CLKSEL_W {
135 ADC0CLKSEL_W::new(self)
136 }
137 #[doc = "Bit 8 - Invert Clock Selected By ADC0CLKSEL"]
138 #[inline(always)]
139 pub fn adc0clkinv(&mut self) -> ADC0CLKINV_W {
140 ADC0CLKINV_W::new(self)
141 }
142 #[doc = "Writes raw bits to the register."]
143 #[inline(always)]
144 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
145 self.0.bits(bits);
146 self
147 }
148}
149#[doc = "ADC Control Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [adcctrl](index.html) module"]
150pub struct ADCCTRL_SPEC;
151impl crate::RegisterSpec for ADCCTRL_SPEC {
152 type Ux = u32;
153}
154#[doc = "`read()` method returns [adcctrl::R](R) reader structure"]
155impl crate::Readable for ADCCTRL_SPEC {
156 type Reader = R;
157}
158#[doc = "`write(|w| ..)` method takes [adcctrl::W](W) writer structure"]
159impl crate::Writable for ADCCTRL_SPEC {
160 type Writer = W;
161}
162#[doc = "`reset()` method sets ADCCTRL to value 0"]
163impl crate::Resettable for ADCCTRL_SPEC {
164 #[inline(always)]
165 fn reset_value() -> Self::Ux {
166 0
167 }
168}