efm32pg1b200_pac/msc/
ctrl.rs1#[doc = "Register `CTRL` reader"]
2pub struct R(crate::R<CTRL_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<CTRL_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<CTRL_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<CTRL_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `CTRL` writer"]
17pub struct W(crate::W<CTRL_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<CTRL_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<CTRL_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<CTRL_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `ADDRFAULTEN` reader - Invalid Address Bus Fault Response Enable"]
38pub type ADDRFAULTEN_R = crate::BitReader<bool>;
39#[doc = "Field `ADDRFAULTEN` writer - Invalid Address Bus Fault Response Enable"]
40pub type ADDRFAULTEN_W<'a> = crate::BitWriter<'a, u32, CTRL_SPEC, bool, 0>;
41#[doc = "Field `CLKDISFAULTEN` reader - Clock-disabled Bus Fault Response Enable"]
42pub type CLKDISFAULTEN_R = crate::BitReader<bool>;
43#[doc = "Field `CLKDISFAULTEN` writer - Clock-disabled Bus Fault Response Enable"]
44pub type CLKDISFAULTEN_W<'a> = crate::BitWriter<'a, u32, CTRL_SPEC, bool, 1>;
45#[doc = "Field `PWRUPONDEMAND` reader - Power Up on Demand During Wake Up"]
46pub type PWRUPONDEMAND_R = crate::BitReader<bool>;
47#[doc = "Field `PWRUPONDEMAND` writer - Power Up on Demand During Wake Up"]
48pub type PWRUPONDEMAND_W<'a> = crate::BitWriter<'a, u32, CTRL_SPEC, bool, 2>;
49#[doc = "Field `IFCREADCLEAR` reader - IFC Read Clears IF"]
50pub type IFCREADCLEAR_R = crate::BitReader<bool>;
51#[doc = "Field `IFCREADCLEAR` writer - IFC Read Clears IF"]
52pub type IFCREADCLEAR_W<'a> = crate::BitWriter<'a, u32, CTRL_SPEC, bool, 3>;
53impl R {
54 #[doc = "Bit 0 - Invalid Address Bus Fault Response Enable"]
55 #[inline(always)]
56 pub fn addrfaulten(&self) -> ADDRFAULTEN_R {
57 ADDRFAULTEN_R::new((self.bits & 1) != 0)
58 }
59 #[doc = "Bit 1 - Clock-disabled Bus Fault Response Enable"]
60 #[inline(always)]
61 pub fn clkdisfaulten(&self) -> CLKDISFAULTEN_R {
62 CLKDISFAULTEN_R::new(((self.bits >> 1) & 1) != 0)
63 }
64 #[doc = "Bit 2 - Power Up on Demand During Wake Up"]
65 #[inline(always)]
66 pub fn pwrupondemand(&self) -> PWRUPONDEMAND_R {
67 PWRUPONDEMAND_R::new(((self.bits >> 2) & 1) != 0)
68 }
69 #[doc = "Bit 3 - IFC Read Clears IF"]
70 #[inline(always)]
71 pub fn ifcreadclear(&self) -> IFCREADCLEAR_R {
72 IFCREADCLEAR_R::new(((self.bits >> 3) & 1) != 0)
73 }
74}
75impl W {
76 #[doc = "Bit 0 - Invalid Address Bus Fault Response Enable"]
77 #[inline(always)]
78 pub fn addrfaulten(&mut self) -> ADDRFAULTEN_W {
79 ADDRFAULTEN_W::new(self)
80 }
81 #[doc = "Bit 1 - Clock-disabled Bus Fault Response Enable"]
82 #[inline(always)]
83 pub fn clkdisfaulten(&mut self) -> CLKDISFAULTEN_W {
84 CLKDISFAULTEN_W::new(self)
85 }
86 #[doc = "Bit 2 - Power Up on Demand During Wake Up"]
87 #[inline(always)]
88 pub fn pwrupondemand(&mut self) -> PWRUPONDEMAND_W {
89 PWRUPONDEMAND_W::new(self)
90 }
91 #[doc = "Bit 3 - IFC Read Clears IF"]
92 #[inline(always)]
93 pub fn ifcreadclear(&mut self) -> IFCREADCLEAR_W {
94 IFCREADCLEAR_W::new(self)
95 }
96 #[doc = "Writes raw bits to the register."]
97 #[inline(always)]
98 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
99 self.0.bits(bits);
100 self
101 }
102}
103#[doc = "Memory System Control Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [ctrl](index.html) module"]
104pub struct CTRL_SPEC;
105impl crate::RegisterSpec for CTRL_SPEC {
106 type Ux = u32;
107}
108#[doc = "`read()` method returns [ctrl::R](R) reader structure"]
109impl crate::Readable for CTRL_SPEC {
110 type Reader = R;
111}
112#[doc = "`write(|w| ..)` method takes [ctrl::W](W) writer structure"]
113impl crate::Writable for CTRL_SPEC {
114 type Writer = W;
115}
116#[doc = "`reset()` method sets CTRL to value 0x01"]
117impl crate::Resettable for CTRL_SPEC {
118 #[inline(always)]
119 fn reset_value() -> Self::Ux {
120 0x01
121 }
122}