efm32lg230_pac/prs/
swpulse.rs1#[doc = "Register `SWPULSE` writer"]
2pub struct W(crate::W<SWPULSE_SPEC>);
3impl core::ops::Deref for W {
4 type Target = crate::W<SWPULSE_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl core::ops::DerefMut for W {
11 #[inline(always)]
12 fn deref_mut(&mut self) -> &mut Self::Target {
13 &mut self.0
14 }
15}
16impl From<crate::W<SWPULSE_SPEC>> for W {
17 #[inline(always)]
18 fn from(writer: crate::W<SWPULSE_SPEC>) -> Self {
19 W(writer)
20 }
21}
22#[doc = "Field `CH0PULSE` writer - Channel 0 Pulse Generation"]
23pub type CH0PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 0>;
24#[doc = "Field `CH1PULSE` writer - Channel 1 Pulse Generation"]
25pub type CH1PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 1>;
26#[doc = "Field `CH2PULSE` writer - Channel 2 Pulse Generation"]
27pub type CH2PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 2>;
28#[doc = "Field `CH3PULSE` writer - Channel 3 Pulse Generation"]
29pub type CH3PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 3>;
30#[doc = "Field `CH4PULSE` writer - Channel 4 Pulse Generation"]
31pub type CH4PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 4>;
32#[doc = "Field `CH5PULSE` writer - Channel 5 Pulse Generation"]
33pub type CH5PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 5>;
34#[doc = "Field `CH6PULSE` writer - Channel 6 Pulse Generation"]
35pub type CH6PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 6>;
36#[doc = "Field `CH7PULSE` writer - Channel 7 Pulse Generation"]
37pub type CH7PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 7>;
38#[doc = "Field `CH8PULSE` writer - Channel 8 Pulse Generation"]
39pub type CH8PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 8>;
40#[doc = "Field `CH9PULSE` writer - Channel 9 Pulse Generation"]
41pub type CH9PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 9>;
42#[doc = "Field `CH10PULSE` writer - Channel 10 Pulse Generation"]
43pub type CH10PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 10>;
44#[doc = "Field `CH11PULSE` writer - Channel 11 Pulse Generation"]
45pub type CH11PULSE_W<'a> = crate::BitWriter<'a, u32, SWPULSE_SPEC, bool, 11>;
46impl W {
47 #[doc = "Bit 0 - Channel 0 Pulse Generation"]
48 #[inline(always)]
49 pub fn ch0pulse(&mut self) -> CH0PULSE_W {
50 CH0PULSE_W::new(self)
51 }
52 #[doc = "Bit 1 - Channel 1 Pulse Generation"]
53 #[inline(always)]
54 pub fn ch1pulse(&mut self) -> CH1PULSE_W {
55 CH1PULSE_W::new(self)
56 }
57 #[doc = "Bit 2 - Channel 2 Pulse Generation"]
58 #[inline(always)]
59 pub fn ch2pulse(&mut self) -> CH2PULSE_W {
60 CH2PULSE_W::new(self)
61 }
62 #[doc = "Bit 3 - Channel 3 Pulse Generation"]
63 #[inline(always)]
64 pub fn ch3pulse(&mut self) -> CH3PULSE_W {
65 CH3PULSE_W::new(self)
66 }
67 #[doc = "Bit 4 - Channel 4 Pulse Generation"]
68 #[inline(always)]
69 pub fn ch4pulse(&mut self) -> CH4PULSE_W {
70 CH4PULSE_W::new(self)
71 }
72 #[doc = "Bit 5 - Channel 5 Pulse Generation"]
73 #[inline(always)]
74 pub fn ch5pulse(&mut self) -> CH5PULSE_W {
75 CH5PULSE_W::new(self)
76 }
77 #[doc = "Bit 6 - Channel 6 Pulse Generation"]
78 #[inline(always)]
79 pub fn ch6pulse(&mut self) -> CH6PULSE_W {
80 CH6PULSE_W::new(self)
81 }
82 #[doc = "Bit 7 - Channel 7 Pulse Generation"]
83 #[inline(always)]
84 pub fn ch7pulse(&mut self) -> CH7PULSE_W {
85 CH7PULSE_W::new(self)
86 }
87 #[doc = "Bit 8 - Channel 8 Pulse Generation"]
88 #[inline(always)]
89 pub fn ch8pulse(&mut self) -> CH8PULSE_W {
90 CH8PULSE_W::new(self)
91 }
92 #[doc = "Bit 9 - Channel 9 Pulse Generation"]
93 #[inline(always)]
94 pub fn ch9pulse(&mut self) -> CH9PULSE_W {
95 CH9PULSE_W::new(self)
96 }
97 #[doc = "Bit 10 - Channel 10 Pulse Generation"]
98 #[inline(always)]
99 pub fn ch10pulse(&mut self) -> CH10PULSE_W {
100 CH10PULSE_W::new(self)
101 }
102 #[doc = "Bit 11 - Channel 11 Pulse Generation"]
103 #[inline(always)]
104 pub fn ch11pulse(&mut self) -> CH11PULSE_W {
105 CH11PULSE_W::new(self)
106 }
107 #[doc = "Writes raw bits to the register."]
108 #[inline(always)]
109 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
110 self.0.bits(bits);
111 self
112 }
113}
114#[doc = "Software Pulse Register\n\nThis register you can [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [swpulse](index.html) module"]
115pub struct SWPULSE_SPEC;
116impl crate::RegisterSpec for SWPULSE_SPEC {
117 type Ux = u32;
118}
119#[doc = "`write(|w| ..)` method takes [swpulse::W](W) writer structure"]
120impl crate::Writable for SWPULSE_SPEC {
121 type Writer = W;
122}
123#[doc = "`reset()` method sets SWPULSE to value 0"]
124impl crate::Resettable for SWPULSE_SPEC {
125 #[inline(always)]
126 fn reset_value() -> Self::Ux {
127 0
128 }
129}