efm32lg230_pac/etm/
etmtecr1.rs1#[doc = "Register `ETMTECR1` reader"]
2pub struct R(crate::R<ETMTECR1_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<ETMTECR1_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<ETMTECR1_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<ETMTECR1_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `ETMTECR1` writer"]
17pub struct W(crate::W<ETMTECR1_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<ETMTECR1_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<ETMTECR1_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<ETMTECR1_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `ADRCMP` reader - Address Comparator"]
38pub type ADRCMP_R = crate::FieldReader<u8, u8>;
39#[doc = "Field `ADRCMP` writer - Address Comparator"]
40pub type ADRCMP_W<'a> = crate::FieldWriter<'a, u32, ETMTECR1_SPEC, u8, u8, 8, 0>;
41#[doc = "Field `MEMMAP` reader - Memmap"]
42pub type MEMMAP_R = crate::FieldReader<u16, u16>;
43#[doc = "Field `MEMMAP` writer - Memmap"]
44pub type MEMMAP_W<'a> = crate::FieldWriter<'a, u32, ETMTECR1_SPEC, u16, u16, 16, 8>;
45#[doc = "Field `INCEXCTL` reader - Trace Include/Exclude Flag"]
46pub type INCEXCTL_R = crate::BitReader<bool>;
47#[doc = "Field `INCEXCTL` writer - Trace Include/Exclude Flag"]
48pub type INCEXCTL_W<'a> = crate::BitWriter<'a, u32, ETMTECR1_SPEC, bool, 24>;
49#[doc = "Field `TCE` reader - Trace Control Enable"]
50pub type TCE_R = crate::BitReader<bool>;
51#[doc = "Field `TCE` writer - Trace Control Enable"]
52pub type TCE_W<'a> = crate::BitWriter<'a, u32, ETMTECR1_SPEC, bool, 25>;
53impl R {
54 #[doc = "Bits 0:7 - Address Comparator"]
55 #[inline(always)]
56 pub fn adrcmp(&self) -> ADRCMP_R {
57 ADRCMP_R::new((self.bits & 0xff) as u8)
58 }
59 #[doc = "Bits 8:23 - Memmap"]
60 #[inline(always)]
61 pub fn memmap(&self) -> MEMMAP_R {
62 MEMMAP_R::new(((self.bits >> 8) & 0xffff) as u16)
63 }
64 #[doc = "Bit 24 - Trace Include/Exclude Flag"]
65 #[inline(always)]
66 pub fn incexctl(&self) -> INCEXCTL_R {
67 INCEXCTL_R::new(((self.bits >> 24) & 1) != 0)
68 }
69 #[doc = "Bit 25 - Trace Control Enable"]
70 #[inline(always)]
71 pub fn tce(&self) -> TCE_R {
72 TCE_R::new(((self.bits >> 25) & 1) != 0)
73 }
74}
75impl W {
76 #[doc = "Bits 0:7 - Address Comparator"]
77 #[inline(always)]
78 pub fn adrcmp(&mut self) -> ADRCMP_W {
79 ADRCMP_W::new(self)
80 }
81 #[doc = "Bits 8:23 - Memmap"]
82 #[inline(always)]
83 pub fn memmap(&mut self) -> MEMMAP_W {
84 MEMMAP_W::new(self)
85 }
86 #[doc = "Bit 24 - Trace Include/Exclude Flag"]
87 #[inline(always)]
88 pub fn incexctl(&mut self) -> INCEXCTL_W {
89 INCEXCTL_W::new(self)
90 }
91 #[doc = "Bit 25 - Trace Control Enable"]
92 #[inline(always)]
93 pub fn tce(&mut self) -> TCE_W {
94 TCE_W::new(self)
95 }
96 #[doc = "Writes raw bits to the register."]
97 #[inline(always)]
98 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
99 self.0.bits(bits);
100 self
101 }
102}
103#[doc = "ETM Trace control Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [etmtecr1](index.html) module"]
104pub struct ETMTECR1_SPEC;
105impl crate::RegisterSpec for ETMTECR1_SPEC {
106 type Ux = u32;
107}
108#[doc = "`read()` method returns [etmtecr1::R](R) reader structure"]
109impl crate::Readable for ETMTECR1_SPEC {
110 type Reader = R;
111}
112#[doc = "`write(|w| ..)` method takes [etmtecr1::W](W) writer structure"]
113impl crate::Writable for ETMTECR1_SPEC {
114 type Writer = W;
115}
116#[doc = "`reset()` method sets ETMTECR1 to value 0"]
117impl crate::Resettable for ETMTECR1_SPEC {
118 #[inline(always)]
119 fn reset_value() -> Self::Ux {
120 0
121 }
122}