efm32hg310_pac/idac0/
dutyconfig.rs1#[doc = "Register `DUTYCONFIG` reader"]
2pub struct R(crate::R<DUTYCONFIG_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<DUTYCONFIG_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<DUTYCONFIG_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<DUTYCONFIG_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `DUTYCONFIG` writer"]
17pub struct W(crate::W<DUTYCONFIG_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<DUTYCONFIG_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<DUTYCONFIG_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<DUTYCONFIG_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `DUTYCYCLEEN` reader - Duty Cycle Enable."]
38pub type DUTYCYCLEEN_R = crate::BitReader<bool>;
39#[doc = "Field `DUTYCYCLEEN` writer - Duty Cycle Enable."]
40pub type DUTYCYCLEEN_W<'a> = crate::BitWriter<'a, u32, DUTYCONFIG_SPEC, bool, 0>;
41#[doc = "Field `EM2DUTYCYCLEDIS` reader - EM2/EM3 Duty Cycle Disable."]
42pub type EM2DUTYCYCLEDIS_R = crate::BitReader<bool>;
43#[doc = "Field `EM2DUTYCYCLEDIS` writer - EM2/EM3 Duty Cycle Disable."]
44pub type EM2DUTYCYCLEDIS_W<'a> = crate::BitWriter<'a, u32, DUTYCONFIG_SPEC, bool, 1>;
45impl R {
46 #[doc = "Bit 0 - Duty Cycle Enable."]
47 #[inline(always)]
48 pub fn dutycycleen(&self) -> DUTYCYCLEEN_R {
49 DUTYCYCLEEN_R::new((self.bits & 1) != 0)
50 }
51 #[doc = "Bit 1 - EM2/EM3 Duty Cycle Disable."]
52 #[inline(always)]
53 pub fn em2dutycycledis(&self) -> EM2DUTYCYCLEDIS_R {
54 EM2DUTYCYCLEDIS_R::new(((self.bits >> 1) & 1) != 0)
55 }
56}
57impl W {
58 #[doc = "Bit 0 - Duty Cycle Enable."]
59 #[inline(always)]
60 pub fn dutycycleen(&mut self) -> DUTYCYCLEEN_W {
61 DUTYCYCLEEN_W::new(self)
62 }
63 #[doc = "Bit 1 - EM2/EM3 Duty Cycle Disable."]
64 #[inline(always)]
65 pub fn em2dutycycledis(&mut self) -> EM2DUTYCYCLEDIS_W {
66 EM2DUTYCYCLEDIS_W::new(self)
67 }
68 #[doc = "Writes raw bits to the register."]
69 #[inline(always)]
70 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
71 self.0.bits(bits);
72 self
73 }
74}
75#[doc = "Duty Cycle Configauration Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [dutyconfig](index.html) module"]
76pub struct DUTYCONFIG_SPEC;
77impl crate::RegisterSpec for DUTYCONFIG_SPEC {
78 type Ux = u32;
79}
80#[doc = "`read()` method returns [dutyconfig::R](R) reader structure"]
81impl crate::Readable for DUTYCONFIG_SPEC {
82 type Reader = R;
83}
84#[doc = "`write(|w| ..)` method takes [dutyconfig::W](W) writer structure"]
85impl crate::Writable for DUTYCONFIG_SPEC {
86 type Writer = W;
87}
88#[doc = "`reset()` method sets DUTYCONFIG to value 0"]
89impl crate::Resettable for DUTYCONFIG_SPEC {
90 #[inline(always)]
91 fn reset_value() -> Self::Ux {
92 0
93 }
94}