efm32hg210_pac/dma/
chreqmaskc.rs1#[doc = "Register `CHREQMASKC` writer"]
2pub struct W(crate::W<CHREQMASKC_SPEC>);
3impl core::ops::Deref for W {
4 type Target = crate::W<CHREQMASKC_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl core::ops::DerefMut for W {
11 #[inline(always)]
12 fn deref_mut(&mut self) -> &mut Self::Target {
13 &mut self.0
14 }
15}
16impl From<crate::W<CHREQMASKC_SPEC>> for W {
17 #[inline(always)]
18 fn from(writer: crate::W<CHREQMASKC_SPEC>) -> Self {
19 W(writer)
20 }
21}
22#[doc = "Field `CH0REQMASKC` writer - Channel 0 Request Mask Clear"]
23pub type CH0REQMASKC_W<'a> = crate::BitWriter<'a, u32, CHREQMASKC_SPEC, bool, 0>;
24#[doc = "Field `CH1REQMASKC` writer - Channel 1 Request Mask Clear"]
25pub type CH1REQMASKC_W<'a> = crate::BitWriter<'a, u32, CHREQMASKC_SPEC, bool, 1>;
26#[doc = "Field `CH2REQMASKC` writer - Channel 2 Request Mask Clear"]
27pub type CH2REQMASKC_W<'a> = crate::BitWriter<'a, u32, CHREQMASKC_SPEC, bool, 2>;
28#[doc = "Field `CH3REQMASKC` writer - Channel 3 Request Mask Clear"]
29pub type CH3REQMASKC_W<'a> = crate::BitWriter<'a, u32, CHREQMASKC_SPEC, bool, 3>;
30#[doc = "Field `CH4REQMASKC` writer - Channel 4 Request Mask Clear"]
31pub type CH4REQMASKC_W<'a> = crate::BitWriter<'a, u32, CHREQMASKC_SPEC, bool, 4>;
32#[doc = "Field `CH5REQMASKC` writer - Channel 5 Request Mask Clear"]
33pub type CH5REQMASKC_W<'a> = crate::BitWriter<'a, u32, CHREQMASKC_SPEC, bool, 5>;
34impl W {
35 #[doc = "Bit 0 - Channel 0 Request Mask Clear"]
36 #[inline(always)]
37 pub fn ch0reqmaskc(&mut self) -> CH0REQMASKC_W {
38 CH0REQMASKC_W::new(self)
39 }
40 #[doc = "Bit 1 - Channel 1 Request Mask Clear"]
41 #[inline(always)]
42 pub fn ch1reqmaskc(&mut self) -> CH1REQMASKC_W {
43 CH1REQMASKC_W::new(self)
44 }
45 #[doc = "Bit 2 - Channel 2 Request Mask Clear"]
46 #[inline(always)]
47 pub fn ch2reqmaskc(&mut self) -> CH2REQMASKC_W {
48 CH2REQMASKC_W::new(self)
49 }
50 #[doc = "Bit 3 - Channel 3 Request Mask Clear"]
51 #[inline(always)]
52 pub fn ch3reqmaskc(&mut self) -> CH3REQMASKC_W {
53 CH3REQMASKC_W::new(self)
54 }
55 #[doc = "Bit 4 - Channel 4 Request Mask Clear"]
56 #[inline(always)]
57 pub fn ch4reqmaskc(&mut self) -> CH4REQMASKC_W {
58 CH4REQMASKC_W::new(self)
59 }
60 #[doc = "Bit 5 - Channel 5 Request Mask Clear"]
61 #[inline(always)]
62 pub fn ch5reqmaskc(&mut self) -> CH5REQMASKC_W {
63 CH5REQMASKC_W::new(self)
64 }
65 #[doc = "Writes raw bits to the register."]
66 #[inline(always)]
67 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
68 self.0.bits(bits);
69 self
70 }
71}
72#[doc = "Channel Request Mask Clear Register\n\nThis register you can [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [chreqmaskc](index.html) module"]
73pub struct CHREQMASKC_SPEC;
74impl crate::RegisterSpec for CHREQMASKC_SPEC {
75 type Ux = u32;
76}
77#[doc = "`write(|w| ..)` method takes [chreqmaskc::W](W) writer structure"]
78impl crate::Writable for CHREQMASKC_SPEC {
79 type Writer = W;
80}
81#[doc = "`reset()` method sets CHREQMASKC to value 0"]
82impl crate::Resettable for CHREQMASKC_SPEC {
83 #[inline(always)]
84 fn reset_value() -> Self::Ux {
85 0
86 }
87}