efm32gg12b830_pac/sdio/
cfgpresetval1.rs1#[doc = "Register `CFGPRESETVAL1` reader"]
2pub struct R(crate::R<CFGPRESETVAL1_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<CFGPRESETVAL1_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<CFGPRESETVAL1_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<CFGPRESETVAL1_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `CFGPRESETVAL1` writer"]
17pub struct W(crate::W<CFGPRESETVAL1_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<CFGPRESETVAL1_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<CFGPRESETVAL1_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<CFGPRESETVAL1_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `HSPSDCLKFREQ` reader - High Speed SD_CLK Frequency"]
38pub type HSPSDCLKFREQ_R = crate::FieldReader<u16, u16>;
39#[doc = "Field `HSPSDCLKFREQ` writer - High Speed SD_CLK Frequency"]
40pub type HSPSDCLKFREQ_W<'a> = crate::FieldWriter<'a, u32, CFGPRESETVAL1_SPEC, u16, u16, 10, 0>;
41#[doc = "Field `HSPCLKGENEN` reader - High Speed SD_CLK Gen Enable"]
42pub type HSPCLKGENEN_R = crate::BitReader<bool>;
43#[doc = "Field `HSPCLKGENEN` writer - High Speed SD_CLK Gen Enable"]
44pub type HSPCLKGENEN_W<'a> = crate::BitWriter<'a, u32, CFGPRESETVAL1_SPEC, bool, 10>;
45#[doc = "Field `HSPDRVST` reader - High Speed SD Drive Strength"]
46pub type HSPDRVST_R = crate::FieldReader<u8, u8>;
47#[doc = "Field `HSPDRVST` writer - High Speed SD Drive Strength"]
48pub type HSPDRVST_W<'a> = crate::FieldWriter<'a, u32, CFGPRESETVAL1_SPEC, u8, u8, 2, 11>;
49#[doc = "Field `SDR12SDCLKFREQ` reader - Preset Value for SDR12 Speed of SD_CLK"]
50pub type SDR12SDCLKFREQ_R = crate::FieldReader<u16, u16>;
51#[doc = "Field `SDR12SDCLKFREQ` writer - Preset Value for SDR12 Speed of SD_CLK"]
52pub type SDR12SDCLKFREQ_W<'a> = crate::FieldWriter<'a, u32, CFGPRESETVAL1_SPEC, u16, u16, 10, 16>;
53#[doc = "Field `SDR12CLKGENEN` reader - SDR12 Speed Clock Gen Enable"]
54pub type SDR12CLKGENEN_R = crate::BitReader<bool>;
55#[doc = "Field `SDR12CLKGENEN` writer - SDR12 Speed Clock Gen Enable"]
56pub type SDR12CLKGENEN_W<'a> = crate::BitWriter<'a, u32, CFGPRESETVAL1_SPEC, bool, 26>;
57#[doc = "Field `SDR12DRVST` reader - SDR12 Speed Drive Strength"]
58pub type SDR12DRVST_R = crate::FieldReader<u8, u8>;
59#[doc = "Field `SDR12DRVST` writer - SDR12 Speed Drive Strength"]
60pub type SDR12DRVST_W<'a> = crate::FieldWriter<'a, u32, CFGPRESETVAL1_SPEC, u8, u8, 2, 27>;
61impl R {
62 #[doc = "Bits 0:9 - High Speed SD_CLK Frequency"]
63 #[inline(always)]
64 pub fn hspsdclkfreq(&self) -> HSPSDCLKFREQ_R {
65 HSPSDCLKFREQ_R::new((self.bits & 0x03ff) as u16)
66 }
67 #[doc = "Bit 10 - High Speed SD_CLK Gen Enable"]
68 #[inline(always)]
69 pub fn hspclkgenen(&self) -> HSPCLKGENEN_R {
70 HSPCLKGENEN_R::new(((self.bits >> 10) & 1) != 0)
71 }
72 #[doc = "Bits 11:12 - High Speed SD Drive Strength"]
73 #[inline(always)]
74 pub fn hspdrvst(&self) -> HSPDRVST_R {
75 HSPDRVST_R::new(((self.bits >> 11) & 3) as u8)
76 }
77 #[doc = "Bits 16:25 - Preset Value for SDR12 Speed of SD_CLK"]
78 #[inline(always)]
79 pub fn sdr12sdclkfreq(&self) -> SDR12SDCLKFREQ_R {
80 SDR12SDCLKFREQ_R::new(((self.bits >> 16) & 0x03ff) as u16)
81 }
82 #[doc = "Bit 26 - SDR12 Speed Clock Gen Enable"]
83 #[inline(always)]
84 pub fn sdr12clkgenen(&self) -> SDR12CLKGENEN_R {
85 SDR12CLKGENEN_R::new(((self.bits >> 26) & 1) != 0)
86 }
87 #[doc = "Bits 27:28 - SDR12 Speed Drive Strength"]
88 #[inline(always)]
89 pub fn sdr12drvst(&self) -> SDR12DRVST_R {
90 SDR12DRVST_R::new(((self.bits >> 27) & 3) as u8)
91 }
92}
93impl W {
94 #[doc = "Bits 0:9 - High Speed SD_CLK Frequency"]
95 #[inline(always)]
96 pub fn hspsdclkfreq(&mut self) -> HSPSDCLKFREQ_W {
97 HSPSDCLKFREQ_W::new(self)
98 }
99 #[doc = "Bit 10 - High Speed SD_CLK Gen Enable"]
100 #[inline(always)]
101 pub fn hspclkgenen(&mut self) -> HSPCLKGENEN_W {
102 HSPCLKGENEN_W::new(self)
103 }
104 #[doc = "Bits 11:12 - High Speed SD Drive Strength"]
105 #[inline(always)]
106 pub fn hspdrvst(&mut self) -> HSPDRVST_W {
107 HSPDRVST_W::new(self)
108 }
109 #[doc = "Bits 16:25 - Preset Value for SDR12 Speed of SD_CLK"]
110 #[inline(always)]
111 pub fn sdr12sdclkfreq(&mut self) -> SDR12SDCLKFREQ_W {
112 SDR12SDCLKFREQ_W::new(self)
113 }
114 #[doc = "Bit 26 - SDR12 Speed Clock Gen Enable"]
115 #[inline(always)]
116 pub fn sdr12clkgenen(&mut self) -> SDR12CLKGENEN_W {
117 SDR12CLKGENEN_W::new(self)
118 }
119 #[doc = "Bits 27:28 - SDR12 Speed Drive Strength"]
120 #[inline(always)]
121 pub fn sdr12drvst(&mut self) -> SDR12DRVST_W {
122 SDR12DRVST_W::new(self)
123 }
124 #[doc = "Writes raw bits to the register."]
125 #[inline(always)]
126 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
127 self.0.bits(bits);
128 self
129 }
130}
131#[doc = "Core Configuration Preset Value 1\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [cfgpresetval1](index.html) module"]
132pub struct CFGPRESETVAL1_SPEC;
133impl crate::RegisterSpec for CFGPRESETVAL1_SPEC {
134 type Ux = u32;
135}
136#[doc = "`read()` method returns [cfgpresetval1::R](R) reader structure"]
137impl crate::Readable for CFGPRESETVAL1_SPEC {
138 type Reader = R;
139}
140#[doc = "`write(|w| ..)` method takes [cfgpresetval1::W](W) writer structure"]
141impl crate::Writable for CFGPRESETVAL1_SPEC {
142 type Writer = W;
143}
144#[doc = "`reset()` method sets CFGPRESETVAL1 to value 0"]
145impl crate::Resettable for CFGPRESETVAL1_SPEC {
146 #[inline(always)]
147 fn reset_value() -> Self::Ux {
148 0
149 }
150}