efm32gg12b810/usart4/
ctrlx.rs

1#[doc = "Reader of register CTRLX"]
2pub type R = crate::R<u32, super::CTRLX>;
3#[doc = "Writer for register CTRLX"]
4pub type W = crate::W<u32, super::CTRLX>;
5#[doc = "Register CTRLX `reset()`'s with value 0"]
6impl crate::ResetValue for super::CTRLX {
7    type Type = u32;
8    #[inline(always)]
9    fn reset_value() -> Self::Type {
10        0
11    }
12}
13#[doc = "Reader of field `DBGHALT`"]
14pub type DBGHALT_R = crate::R<bool, bool>;
15#[doc = "Write proxy for field `DBGHALT`"]
16pub struct DBGHALT_W<'a> {
17    w: &'a mut W,
18}
19impl<'a> DBGHALT_W<'a> {
20    #[doc = r"Sets the field bit"]
21    #[inline(always)]
22    pub fn set_bit(self) -> &'a mut W {
23        self.bit(true)
24    }
25    #[doc = r"Clears the field bit"]
26    #[inline(always)]
27    pub fn clear_bit(self) -> &'a mut W {
28        self.bit(false)
29    }
30    #[doc = r"Writes raw bits to the field"]
31    #[inline(always)]
32    pub fn bit(self, value: bool) -> &'a mut W {
33        self.w.bits = (self.w.bits & !0x01) | ((value as u32) & 0x01);
34        self.w
35    }
36}
37#[doc = "Reader of field `CTSINV`"]
38pub type CTSINV_R = crate::R<bool, bool>;
39#[doc = "Write proxy for field `CTSINV`"]
40pub struct CTSINV_W<'a> {
41    w: &'a mut W,
42}
43impl<'a> CTSINV_W<'a> {
44    #[doc = r"Sets the field bit"]
45    #[inline(always)]
46    pub fn set_bit(self) -> &'a mut W {
47        self.bit(true)
48    }
49    #[doc = r"Clears the field bit"]
50    #[inline(always)]
51    pub fn clear_bit(self) -> &'a mut W {
52        self.bit(false)
53    }
54    #[doc = r"Writes raw bits to the field"]
55    #[inline(always)]
56    pub fn bit(self, value: bool) -> &'a mut W {
57        self.w.bits = (self.w.bits & !(0x01 << 1)) | (((value as u32) & 0x01) << 1);
58        self.w
59    }
60}
61#[doc = "Reader of field `CTSEN`"]
62pub type CTSEN_R = crate::R<bool, bool>;
63#[doc = "Write proxy for field `CTSEN`"]
64pub struct CTSEN_W<'a> {
65    w: &'a mut W,
66}
67impl<'a> CTSEN_W<'a> {
68    #[doc = r"Sets the field bit"]
69    #[inline(always)]
70    pub fn set_bit(self) -> &'a mut W {
71        self.bit(true)
72    }
73    #[doc = r"Clears the field bit"]
74    #[inline(always)]
75    pub fn clear_bit(self) -> &'a mut W {
76        self.bit(false)
77    }
78    #[doc = r"Writes raw bits to the field"]
79    #[inline(always)]
80    pub fn bit(self, value: bool) -> &'a mut W {
81        self.w.bits = (self.w.bits & !(0x01 << 2)) | (((value as u32) & 0x01) << 2);
82        self.w
83    }
84}
85#[doc = "Reader of field `RTSINV`"]
86pub type RTSINV_R = crate::R<bool, bool>;
87#[doc = "Write proxy for field `RTSINV`"]
88pub struct RTSINV_W<'a> {
89    w: &'a mut W,
90}
91impl<'a> RTSINV_W<'a> {
92    #[doc = r"Sets the field bit"]
93    #[inline(always)]
94    pub fn set_bit(self) -> &'a mut W {
95        self.bit(true)
96    }
97    #[doc = r"Clears the field bit"]
98    #[inline(always)]
99    pub fn clear_bit(self) -> &'a mut W {
100        self.bit(false)
101    }
102    #[doc = r"Writes raw bits to the field"]
103    #[inline(always)]
104    pub fn bit(self, value: bool) -> &'a mut W {
105        self.w.bits = (self.w.bits & !(0x01 << 3)) | (((value as u32) & 0x01) << 3);
106        self.w
107    }
108}
109impl R {
110    #[doc = "Bit 0 - Debug Halt"]
111    #[inline(always)]
112    pub fn dbghalt(&self) -> DBGHALT_R {
113        DBGHALT_R::new((self.bits & 0x01) != 0)
114    }
115    #[doc = "Bit 1 - CTS Pin Inversion"]
116    #[inline(always)]
117    pub fn ctsinv(&self) -> CTSINV_R {
118        CTSINV_R::new(((self.bits >> 1) & 0x01) != 0)
119    }
120    #[doc = "Bit 2 - CTS Function Enabled"]
121    #[inline(always)]
122    pub fn ctsen(&self) -> CTSEN_R {
123        CTSEN_R::new(((self.bits >> 2) & 0x01) != 0)
124    }
125    #[doc = "Bit 3 - RTS Pin Inversion"]
126    #[inline(always)]
127    pub fn rtsinv(&self) -> RTSINV_R {
128        RTSINV_R::new(((self.bits >> 3) & 0x01) != 0)
129    }
130}
131impl W {
132    #[doc = "Bit 0 - Debug Halt"]
133    #[inline(always)]
134    pub fn dbghalt(&mut self) -> DBGHALT_W {
135        DBGHALT_W { w: self }
136    }
137    #[doc = "Bit 1 - CTS Pin Inversion"]
138    #[inline(always)]
139    pub fn ctsinv(&mut self) -> CTSINV_W {
140        CTSINV_W { w: self }
141    }
142    #[doc = "Bit 2 - CTS Function Enabled"]
143    #[inline(always)]
144    pub fn ctsen(&mut self) -> CTSEN_W {
145        CTSEN_W { w: self }
146    }
147    #[doc = "Bit 3 - RTS Pin Inversion"]
148    #[inline(always)]
149    pub fn rtsinv(&mut self) -> RTSINV_W {
150        RTSINV_W { w: self }
151    }
152}