efm32gg12b410_pac/cmu/
sdioctrl.rs1#[doc = "Register `SDIOCTRL` reader"]
2pub struct R(crate::R<SDIOCTRL_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<SDIOCTRL_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<SDIOCTRL_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<SDIOCTRL_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `SDIOCTRL` writer"]
17pub struct W(crate::W<SDIOCTRL_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<SDIOCTRL_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<SDIOCTRL_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<SDIOCTRL_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "SDIO Reference Clock Select\n\nValue on reset: 0"]
38#[derive(Clone, Copy, Debug, PartialEq)]
39#[repr(u8)]
40pub enum SDIOCLKSEL_A {
41 #[doc = "0: HFRCO clock is used to clock SDIO"]
42 HFRCO = 0,
43 #[doc = "1: HFXO clock is used to clock SDIO"]
44 HFXO = 1,
45 #[doc = "2: AUXHFRCO is used to clock SDIO"]
46 AUXHFRCO = 2,
47 #[doc = "3: USHFRCO is used to clock SDIO"]
48 USHFRCO = 3,
49}
50impl From<SDIOCLKSEL_A> for u8 {
51 #[inline(always)]
52 fn from(variant: SDIOCLKSEL_A) -> Self {
53 variant as _
54 }
55}
56#[doc = "Field `SDIOCLKSEL` reader - SDIO Reference Clock Select"]
57pub type SDIOCLKSEL_R = crate::FieldReader<u8, SDIOCLKSEL_A>;
58impl SDIOCLKSEL_R {
59 #[doc = "Get enumerated values variant"]
60 #[inline(always)]
61 pub fn variant(&self) -> SDIOCLKSEL_A {
62 match self.bits {
63 0 => SDIOCLKSEL_A::HFRCO,
64 1 => SDIOCLKSEL_A::HFXO,
65 2 => SDIOCLKSEL_A::AUXHFRCO,
66 3 => SDIOCLKSEL_A::USHFRCO,
67 _ => unreachable!(),
68 }
69 }
70 #[doc = "Checks if the value of the field is `HFRCO`"]
71 #[inline(always)]
72 pub fn is_hfrco(&self) -> bool {
73 *self == SDIOCLKSEL_A::HFRCO
74 }
75 #[doc = "Checks if the value of the field is `HFXO`"]
76 #[inline(always)]
77 pub fn is_hfxo(&self) -> bool {
78 *self == SDIOCLKSEL_A::HFXO
79 }
80 #[doc = "Checks if the value of the field is `AUXHFRCO`"]
81 #[inline(always)]
82 pub fn is_auxhfrco(&self) -> bool {
83 *self == SDIOCLKSEL_A::AUXHFRCO
84 }
85 #[doc = "Checks if the value of the field is `USHFRCO`"]
86 #[inline(always)]
87 pub fn is_ushfrco(&self) -> bool {
88 *self == SDIOCLKSEL_A::USHFRCO
89 }
90}
91#[doc = "Field `SDIOCLKSEL` writer - SDIO Reference Clock Select"]
92pub type SDIOCLKSEL_W<'a> = crate::FieldWriterSafe<'a, u32, SDIOCTRL_SPEC, u8, SDIOCLKSEL_A, 2, 0>;
93impl<'a> SDIOCLKSEL_W<'a> {
94 #[doc = "HFRCO clock is used to clock SDIO"]
95 #[inline(always)]
96 pub fn hfrco(self) -> &'a mut W {
97 self.variant(SDIOCLKSEL_A::HFRCO)
98 }
99 #[doc = "HFXO clock is used to clock SDIO"]
100 #[inline(always)]
101 pub fn hfxo(self) -> &'a mut W {
102 self.variant(SDIOCLKSEL_A::HFXO)
103 }
104 #[doc = "AUXHFRCO is used to clock SDIO"]
105 #[inline(always)]
106 pub fn auxhfrco(self) -> &'a mut W {
107 self.variant(SDIOCLKSEL_A::AUXHFRCO)
108 }
109 #[doc = "USHFRCO is used to clock SDIO"]
110 #[inline(always)]
111 pub fn ushfrco(self) -> &'a mut W {
112 self.variant(SDIOCLKSEL_A::USHFRCO)
113 }
114}
115#[doc = "Field `SDIOCLKDIS` reader - SDIO Reference Clock Disable"]
116pub type SDIOCLKDIS_R = crate::BitReader<bool>;
117#[doc = "Field `SDIOCLKDIS` writer - SDIO Reference Clock Disable"]
118pub type SDIOCLKDIS_W<'a> = crate::BitWriter<'a, u32, SDIOCTRL_SPEC, bool, 7>;
119impl R {
120 #[doc = "Bits 0:1 - SDIO Reference Clock Select"]
121 #[inline(always)]
122 pub fn sdioclksel(&self) -> SDIOCLKSEL_R {
123 SDIOCLKSEL_R::new((self.bits & 3) as u8)
124 }
125 #[doc = "Bit 7 - SDIO Reference Clock Disable"]
126 #[inline(always)]
127 pub fn sdioclkdis(&self) -> SDIOCLKDIS_R {
128 SDIOCLKDIS_R::new(((self.bits >> 7) & 1) != 0)
129 }
130}
131impl W {
132 #[doc = "Bits 0:1 - SDIO Reference Clock Select"]
133 #[inline(always)]
134 pub fn sdioclksel(&mut self) -> SDIOCLKSEL_W {
135 SDIOCLKSEL_W::new(self)
136 }
137 #[doc = "Bit 7 - SDIO Reference Clock Disable"]
138 #[inline(always)]
139 pub fn sdioclkdis(&mut self) -> SDIOCLKDIS_W {
140 SDIOCLKDIS_W::new(self)
141 }
142 #[doc = "Writes raw bits to the register."]
143 #[inline(always)]
144 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
145 self.0.bits(bits);
146 self
147 }
148}
149#[doc = "SDIO Control Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [sdioctrl](index.html) module"]
150pub struct SDIOCTRL_SPEC;
151impl crate::RegisterSpec for SDIOCTRL_SPEC {
152 type Ux = u32;
153}
154#[doc = "`read()` method returns [sdioctrl::R](R) reader structure"]
155impl crate::Readable for SDIOCTRL_SPEC {
156 type Reader = R;
157}
158#[doc = "`write(|w| ..)` method takes [sdioctrl::W](W) writer structure"]
159impl crate::Writable for SDIOCTRL_SPEC {
160 type Writer = W;
161}
162#[doc = "`reset()` method sets SDIOCTRL to value 0"]
163impl crate::Resettable for SDIOCTRL_SPEC {
164 #[inline(always)]
165 fn reset_value() -> Self::Ux {
166 0
167 }
168}