efm32gg11b510_pac/cmu/
hfbusclken0.rs1#[doc = "Register `HFBUSCLKEN0` reader"]
2pub struct R(crate::R<HFBUSCLKEN0_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<HFBUSCLKEN0_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<HFBUSCLKEN0_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<HFBUSCLKEN0_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `HFBUSCLKEN0` writer"]
17pub struct W(crate::W<HFBUSCLKEN0_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<HFBUSCLKEN0_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<HFBUSCLKEN0_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<HFBUSCLKEN0_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `LE` reader - Low Energy Peripheral Interface Clock Enable"]
38pub type LE_R = crate::BitReader<bool>;
39#[doc = "Field `LE` writer - Low Energy Peripheral Interface Clock Enable"]
40pub type LE_W<'a> = crate::BitWriter<'a, u32, HFBUSCLKEN0_SPEC, bool, 0>;
41#[doc = "Field `CRYPTO0` reader - Advanced Encryption Standard Accelerator Clock Enable"]
42pub type CRYPTO0_R = crate::BitReader<bool>;
43#[doc = "Field `CRYPTO0` writer - Advanced Encryption Standard Accelerator Clock Enable"]
44pub type CRYPTO0_W<'a> = crate::BitWriter<'a, u32, HFBUSCLKEN0_SPEC, bool, 1>;
45#[doc = "Field `EBI` reader - External Bus Interface Clock Enable"]
46pub type EBI_R = crate::BitReader<bool>;
47#[doc = "Field `EBI` writer - External Bus Interface Clock Enable"]
48pub type EBI_W<'a> = crate::BitWriter<'a, u32, HFBUSCLKEN0_SPEC, bool, 2>;
49#[doc = "Field `GPIO` reader - General purpose Input/Output Clock Enable"]
50pub type GPIO_R = crate::BitReader<bool>;
51#[doc = "Field `GPIO` writer - General purpose Input/Output Clock Enable"]
52pub type GPIO_W<'a> = crate::BitWriter<'a, u32, HFBUSCLKEN0_SPEC, bool, 5>;
53#[doc = "Field `PRS` reader - Peripheral Reflex System Clock Enable"]
54pub type PRS_R = crate::BitReader<bool>;
55#[doc = "Field `PRS` writer - Peripheral Reflex System Clock Enable"]
56pub type PRS_W<'a> = crate::BitWriter<'a, u32, HFBUSCLKEN0_SPEC, bool, 6>;
57#[doc = "Field `LDMA` reader - Linked Direct Memory Access Controller Clock Enable"]
58pub type LDMA_R = crate::BitReader<bool>;
59#[doc = "Field `LDMA` writer - Linked Direct Memory Access Controller Clock Enable"]
60pub type LDMA_W<'a> = crate::BitWriter<'a, u32, HFBUSCLKEN0_SPEC, bool, 7>;
61#[doc = "Field `GPCRC` reader - General Purpose CRC Clock Enable"]
62pub type GPCRC_R = crate::BitReader<bool>;
63#[doc = "Field `GPCRC` writer - General Purpose CRC Clock Enable"]
64pub type GPCRC_W<'a> = crate::BitWriter<'a, u32, HFBUSCLKEN0_SPEC, bool, 8>;
65impl R {
66 #[doc = "Bit 0 - Low Energy Peripheral Interface Clock Enable"]
67 #[inline(always)]
68 pub fn le(&self) -> LE_R {
69 LE_R::new((self.bits & 1) != 0)
70 }
71 #[doc = "Bit 1 - Advanced Encryption Standard Accelerator Clock Enable"]
72 #[inline(always)]
73 pub fn crypto0(&self) -> CRYPTO0_R {
74 CRYPTO0_R::new(((self.bits >> 1) & 1) != 0)
75 }
76 #[doc = "Bit 2 - External Bus Interface Clock Enable"]
77 #[inline(always)]
78 pub fn ebi(&self) -> EBI_R {
79 EBI_R::new(((self.bits >> 2) & 1) != 0)
80 }
81 #[doc = "Bit 5 - General purpose Input/Output Clock Enable"]
82 #[inline(always)]
83 pub fn gpio(&self) -> GPIO_R {
84 GPIO_R::new(((self.bits >> 5) & 1) != 0)
85 }
86 #[doc = "Bit 6 - Peripheral Reflex System Clock Enable"]
87 #[inline(always)]
88 pub fn prs(&self) -> PRS_R {
89 PRS_R::new(((self.bits >> 6) & 1) != 0)
90 }
91 #[doc = "Bit 7 - Linked Direct Memory Access Controller Clock Enable"]
92 #[inline(always)]
93 pub fn ldma(&self) -> LDMA_R {
94 LDMA_R::new(((self.bits >> 7) & 1) != 0)
95 }
96 #[doc = "Bit 8 - General Purpose CRC Clock Enable"]
97 #[inline(always)]
98 pub fn gpcrc(&self) -> GPCRC_R {
99 GPCRC_R::new(((self.bits >> 8) & 1) != 0)
100 }
101}
102impl W {
103 #[doc = "Bit 0 - Low Energy Peripheral Interface Clock Enable"]
104 #[inline(always)]
105 pub fn le(&mut self) -> LE_W {
106 LE_W::new(self)
107 }
108 #[doc = "Bit 1 - Advanced Encryption Standard Accelerator Clock Enable"]
109 #[inline(always)]
110 pub fn crypto0(&mut self) -> CRYPTO0_W {
111 CRYPTO0_W::new(self)
112 }
113 #[doc = "Bit 2 - External Bus Interface Clock Enable"]
114 #[inline(always)]
115 pub fn ebi(&mut self) -> EBI_W {
116 EBI_W::new(self)
117 }
118 #[doc = "Bit 5 - General purpose Input/Output Clock Enable"]
119 #[inline(always)]
120 pub fn gpio(&mut self) -> GPIO_W {
121 GPIO_W::new(self)
122 }
123 #[doc = "Bit 6 - Peripheral Reflex System Clock Enable"]
124 #[inline(always)]
125 pub fn prs(&mut self) -> PRS_W {
126 PRS_W::new(self)
127 }
128 #[doc = "Bit 7 - Linked Direct Memory Access Controller Clock Enable"]
129 #[inline(always)]
130 pub fn ldma(&mut self) -> LDMA_W {
131 LDMA_W::new(self)
132 }
133 #[doc = "Bit 8 - General Purpose CRC Clock Enable"]
134 #[inline(always)]
135 pub fn gpcrc(&mut self) -> GPCRC_W {
136 GPCRC_W::new(self)
137 }
138 #[doc = "Writes raw bits to the register."]
139 #[inline(always)]
140 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
141 self.0.bits(bits);
142 self
143 }
144}
145#[doc = "High Frequency Bus Clock Enable Register 0\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [hfbusclken0](index.html) module"]
146pub struct HFBUSCLKEN0_SPEC;
147impl crate::RegisterSpec for HFBUSCLKEN0_SPEC {
148 type Ux = u32;
149}
150#[doc = "`read()` method returns [hfbusclken0::R](R) reader structure"]
151impl crate::Readable for HFBUSCLKEN0_SPEC {
152 type Reader = R;
153}
154#[doc = "`write(|w| ..)` method takes [hfbusclken0::W](W) writer structure"]
155impl crate::Writable for HFBUSCLKEN0_SPEC {
156 type Writer = W;
157}
158#[doc = "`reset()` method sets HFBUSCLKEN0 to value 0"]
159impl crate::Resettable for HFBUSCLKEN0_SPEC {
160 #[inline(always)]
161 fn reset_value() -> Self::Ux {
162 0
163 }
164}