efm32gg_pac/efm32gg995/acmp1/
route.rs

1#[doc = "Register `ROUTE` reader"]
2pub struct R(crate::R<ROUTE_SPEC>);
3impl core::ops::Deref for R {
4    type Target = crate::R<ROUTE_SPEC>;
5    #[inline(always)]
6    fn deref(&self) -> &Self::Target {
7        &self.0
8    }
9}
10impl From<crate::R<ROUTE_SPEC>> for R {
11    #[inline(always)]
12    fn from(reader: crate::R<ROUTE_SPEC>) -> Self {
13        R(reader)
14    }
15}
16#[doc = "Register `ROUTE` writer"]
17pub struct W(crate::W<ROUTE_SPEC>);
18impl core::ops::Deref for W {
19    type Target = crate::W<ROUTE_SPEC>;
20    #[inline(always)]
21    fn deref(&self) -> &Self::Target {
22        &self.0
23    }
24}
25impl core::ops::DerefMut for W {
26    #[inline(always)]
27    fn deref_mut(&mut self) -> &mut Self::Target {
28        &mut self.0
29    }
30}
31impl From<crate::W<ROUTE_SPEC>> for W {
32    #[inline(always)]
33    fn from(writer: crate::W<ROUTE_SPEC>) -> Self {
34        W(writer)
35    }
36}
37#[doc = "Field `ACMPPEN` reader - ACMP Output Pin Enable"]
38pub type ACMPPEN_R = crate::BitReader<bool>;
39#[doc = "Field `ACMPPEN` writer - ACMP Output Pin Enable"]
40pub type ACMPPEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, ROUTE_SPEC, bool, O>;
41#[doc = "Field `LOCATION` reader - I/O Location"]
42pub type LOCATION_R = crate::FieldReader<u8, LOCATION_A>;
43#[doc = "I/O Location\n\nValue on reset: 0"]
44#[derive(Clone, Copy, Debug, PartialEq, Eq)]
45#[repr(u8)]
46pub enum LOCATION_A {
47    #[doc = "0: Location 0"]
48    LOC0 = 0,
49    #[doc = "1: Location 1"]
50    LOC1 = 1,
51    #[doc = "2: Location 2"]
52    LOC2 = 2,
53}
54impl From<LOCATION_A> for u8 {
55    #[inline(always)]
56    fn from(variant: LOCATION_A) -> Self {
57        variant as _
58    }
59}
60impl LOCATION_R {
61    #[doc = "Get enumerated values variant"]
62    #[inline(always)]
63    pub fn variant(&self) -> Option<LOCATION_A> {
64        match self.bits {
65            0 => Some(LOCATION_A::LOC0),
66            1 => Some(LOCATION_A::LOC1),
67            2 => Some(LOCATION_A::LOC2),
68            _ => None,
69        }
70    }
71    #[doc = "Checks if the value of the field is `LOC0`"]
72    #[inline(always)]
73    pub fn is_loc0(&self) -> bool {
74        *self == LOCATION_A::LOC0
75    }
76    #[doc = "Checks if the value of the field is `LOC1`"]
77    #[inline(always)]
78    pub fn is_loc1(&self) -> bool {
79        *self == LOCATION_A::LOC1
80    }
81    #[doc = "Checks if the value of the field is `LOC2`"]
82    #[inline(always)]
83    pub fn is_loc2(&self) -> bool {
84        *self == LOCATION_A::LOC2
85    }
86}
87#[doc = "Field `LOCATION` writer - I/O Location"]
88pub type LOCATION_W<'a, const O: u8> =
89    crate::FieldWriter<'a, u32, ROUTE_SPEC, u8, LOCATION_A, 3, O>;
90impl<'a, const O: u8> LOCATION_W<'a, O> {
91    #[doc = "Location 0"]
92    #[inline(always)]
93    pub fn loc0(self) -> &'a mut W {
94        self.variant(LOCATION_A::LOC0)
95    }
96    #[doc = "Location 1"]
97    #[inline(always)]
98    pub fn loc1(self) -> &'a mut W {
99        self.variant(LOCATION_A::LOC1)
100    }
101    #[doc = "Location 2"]
102    #[inline(always)]
103    pub fn loc2(self) -> &'a mut W {
104        self.variant(LOCATION_A::LOC2)
105    }
106}
107impl R {
108    #[doc = "Bit 0 - ACMP Output Pin Enable"]
109    #[inline(always)]
110    pub fn acmppen(&self) -> ACMPPEN_R {
111        ACMPPEN_R::new((self.bits & 1) != 0)
112    }
113    #[doc = "Bits 8:10 - I/O Location"]
114    #[inline(always)]
115    pub fn location(&self) -> LOCATION_R {
116        LOCATION_R::new(((self.bits >> 8) & 7) as u8)
117    }
118}
119impl W {
120    #[doc = "Bit 0 - ACMP Output Pin Enable"]
121    #[inline(always)]
122    #[must_use]
123    pub fn acmppen(&mut self) -> ACMPPEN_W<0> {
124        ACMPPEN_W::new(self)
125    }
126    #[doc = "Bits 8:10 - I/O Location"]
127    #[inline(always)]
128    #[must_use]
129    pub fn location(&mut self) -> LOCATION_W<8> {
130        LOCATION_W::new(self)
131    }
132    #[doc = "Writes raw bits to the register."]
133    #[inline(always)]
134    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
135        self.0.bits(bits);
136        self
137    }
138}
139#[doc = "I/O Routing Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [route](index.html) module"]
140pub struct ROUTE_SPEC;
141impl crate::RegisterSpec for ROUTE_SPEC {
142    type Ux = u32;
143}
144#[doc = "`read()` method returns [route::R](R) reader structure"]
145impl crate::Readable for ROUTE_SPEC {
146    type Reader = R;
147}
148#[doc = "`write(|w| ..)` method takes [route::W](W) writer structure"]
149impl crate::Writable for ROUTE_SPEC {
150    type Writer = W;
151    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
152    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
153}
154#[doc = "`reset()` method sets ROUTE to value 0"]
155impl crate::Resettable for ROUTE_SPEC {
156    const RESET_VALUE: Self::Ux = 0;
157}