efm32g230_pac/cmu/
hfcoreclken0.rs1#[doc = "Register `HFCORECLKEN0` reader"]
2pub struct R(crate::R<HFCORECLKEN0_SPEC>);
3impl core::ops::Deref for R {
4 type Target = crate::R<HFCORECLKEN0_SPEC>;
5 #[inline(always)]
6 fn deref(&self) -> &Self::Target {
7 &self.0
8 }
9}
10impl From<crate::R<HFCORECLKEN0_SPEC>> for R {
11 #[inline(always)]
12 fn from(reader: crate::R<HFCORECLKEN0_SPEC>) -> Self {
13 R(reader)
14 }
15}
16#[doc = "Register `HFCORECLKEN0` writer"]
17pub struct W(crate::W<HFCORECLKEN0_SPEC>);
18impl core::ops::Deref for W {
19 type Target = crate::W<HFCORECLKEN0_SPEC>;
20 #[inline(always)]
21 fn deref(&self) -> &Self::Target {
22 &self.0
23 }
24}
25impl core::ops::DerefMut for W {
26 #[inline(always)]
27 fn deref_mut(&mut self) -> &mut Self::Target {
28 &mut self.0
29 }
30}
31impl From<crate::W<HFCORECLKEN0_SPEC>> for W {
32 #[inline(always)]
33 fn from(writer: crate::W<HFCORECLKEN0_SPEC>) -> Self {
34 W(writer)
35 }
36}
37#[doc = "Field `AES` reader - Advanced Encryption Standard Accelerator Clock Enable"]
38pub type AES_R = crate::BitReader<bool>;
39#[doc = "Field `AES` writer - Advanced Encryption Standard Accelerator Clock Enable"]
40pub type AES_W<'a> = crate::BitWriter<'a, u32, HFCORECLKEN0_SPEC, bool, 0>;
41#[doc = "Field `DMA` reader - Direct Memory Access Controller Clock Enable"]
42pub type DMA_R = crate::BitReader<bool>;
43#[doc = "Field `DMA` writer - Direct Memory Access Controller Clock Enable"]
44pub type DMA_W<'a> = crate::BitWriter<'a, u32, HFCORECLKEN0_SPEC, bool, 1>;
45#[doc = "Field `LE` reader - Low Energy Peripheral Interface Clock Enable"]
46pub type LE_R = crate::BitReader<bool>;
47#[doc = "Field `LE` writer - Low Energy Peripheral Interface Clock Enable"]
48pub type LE_W<'a> = crate::BitWriter<'a, u32, HFCORECLKEN0_SPEC, bool, 2>;
49impl R {
50 #[doc = "Bit 0 - Advanced Encryption Standard Accelerator Clock Enable"]
51 #[inline(always)]
52 pub fn aes(&self) -> AES_R {
53 AES_R::new((self.bits & 1) != 0)
54 }
55 #[doc = "Bit 1 - Direct Memory Access Controller Clock Enable"]
56 #[inline(always)]
57 pub fn dma(&self) -> DMA_R {
58 DMA_R::new(((self.bits >> 1) & 1) != 0)
59 }
60 #[doc = "Bit 2 - Low Energy Peripheral Interface Clock Enable"]
61 #[inline(always)]
62 pub fn le(&self) -> LE_R {
63 LE_R::new(((self.bits >> 2) & 1) != 0)
64 }
65}
66impl W {
67 #[doc = "Bit 0 - Advanced Encryption Standard Accelerator Clock Enable"]
68 #[inline(always)]
69 pub fn aes(&mut self) -> AES_W {
70 AES_W::new(self)
71 }
72 #[doc = "Bit 1 - Direct Memory Access Controller Clock Enable"]
73 #[inline(always)]
74 pub fn dma(&mut self) -> DMA_W {
75 DMA_W::new(self)
76 }
77 #[doc = "Bit 2 - Low Energy Peripheral Interface Clock Enable"]
78 #[inline(always)]
79 pub fn le(&mut self) -> LE_W {
80 LE_W::new(self)
81 }
82 #[doc = "Writes raw bits to the register."]
83 #[inline(always)]
84 pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
85 self.0.bits(bits);
86 self
87 }
88}
89#[doc = "High Frequency Core Clock Enable Register 0\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [hfcoreclken0](index.html) module"]
90pub struct HFCORECLKEN0_SPEC;
91impl crate::RegisterSpec for HFCORECLKEN0_SPEC {
92 type Ux = u32;
93}
94#[doc = "`read()` method returns [hfcoreclken0::R](R) reader structure"]
95impl crate::Readable for HFCORECLKEN0_SPEC {
96 type Reader = R;
97}
98#[doc = "`write(|w| ..)` method takes [hfcoreclken0::W](W) writer structure"]
99impl crate::Writable for HFCORECLKEN0_SPEC {
100 type Writer = W;
101}
102#[doc = "`reset()` method sets HFCORECLKEN0 to value 0"]
103impl crate::Resettable for HFCORECLKEN0_SPEC {
104 #[inline(always)]
105 fn reset_value() -> Self::Ux {
106 0
107 }
108}